JAJSG14E May 2014 – August 2018 MSP430FR5847 , MSP430FR58471 , MSP430FR5848 , MSP430FR5849 , MSP430FR5857 , MSP430FR5858 , MSP430FR5859 , MSP430FR5867 , MSP430FR58671 , MSP430FR5868 , MSP430FR5869
PRODUCTION DATA.
Figure 4-1 shows the 48-pin RGZ package for the MSP430FR586x and MSP430FR586x1 MCUs.
NOTE:
TI recommends connecting the QFN package pad to VSS.NOTE:
On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRXNOTE:
On devices with I2C BSL: P1.6: BSLSDA; P1.7: BSLSCLFigure 4-2 shows the 40-pin RHA package for the MSP430FR584x and MSP430FR584x1 MCUs (LFXT only).
NOTE:
TI recommends connecting the QFN package pad to VSS.NOTE:
On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRXNOTE:
On devices with I2C BSL: P1.6: BSLSDA; P1.7: BSLSCLFigure 4-3 shows the 38-pin DA package for the MSP430FR584x MCUs (LFXT only).
NOTE:
On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRXFigure 4-4 shows the 40-pin RHA package for the MSP430FR585x MCUs (HFXT only).
NOTE:
TI recommends connecting the QFN package pad to VSS.NOTE:
On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRXFigure 4-5 shows the 38-pin DA package for the MSP430FR585x MCUs (HFXT only).
NOTE:
On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRX