JAJSG14E May 2014 – August 2018 MSP430FR5847 , MSP430FR58471 , MSP430FR5848 , MSP430FR5849 , MSP430FR5857 , MSP430FR5858 , MSP430FR5859 , MSP430FR5867 , MSP430FR58671 , MSP430FR5868 , MSP430FR5869
PRODUCTION DATA.
TA2 and TA3 are 16-bit timers and counters (Timer_A type) with two capture/compare registers each and with internal connections only. TA2 and TA3 can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-15 and Table 6-16). TA2 and TA3 have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|
COUT (internal) | TACLK | Timer | N/A | |
ACLK (internal) | ACLK | |||
SMCLK (internal) | SMCLK | |||
From Capacitive Touch I/O 0 (internal) | INCLK | |||
TA3 CCR0 output (internal) | CCI0A | CCR0 | TA0 | TA3 CCI0A input |
ACLK (internal) | CCI0B | |||
DVSS | GND | |||
DVCC | VCC | |||
From Capacitive Touch I/O 0 (internal) | CCI1A | CCR1 | TA1 | ADC12(internal)
ADC12SHSx = {5} |
COUT (internal) | CCI1B | |||
DVSS | GND | |||
DVCC | VCC |
DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|
COUT (internal) | TACLK | Timer | N/A | |
ACLK (internal) | ACLK | |||
SMCLK (internal) | SMCLK | |||
From Capacitive Touch I/O 1 (internal) | INCLK | |||
TA2 CCR0 output (internal) | CCI0A | CCR0 | TA0 | TA2 CCI0A input |
ACLK (internal) | CCI0B | |||
DVSS | GND | |||
DVCC | VCC | |||
From Capacitive Touch I/O 1 (internal) | CCI1A | CCR1 | TA1 | ADC12(internal)
ADC12SHSx = {6} |
COUT (internal) | CCI1B | |||
DVSS | GND | |||
DVCC | VCC |