JAJSG14E May 2014 – August 2018 MSP430FR5847 , MSP430FR58471 , MSP430FR5848 , MSP430FR5849 , MSP430FR5857 , MSP430FR5858 , MSP430FR5859 , MSP430FR5867 , MSP430FR58671 , MSP430FR5868 , MSP430FR5869
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
fTA | Timer_A input clock frequency | Internal: SMCLK or ACLK,
External: TACLK, Duty cycle = 50% ±10% |
2.2 V, 3.0 V | 16 | MHz | ||
tTA,cap | Timer_A capture timing | All capture inputs, minimum pulse duration required for capture | 2.2 V, 3.0 V | 20 | ns |
Table 5-15 lists the characteristics of the Timer_B.