JAJSG14E May 2014 – August 2018 MSP430FR5847 , MSP430FR58471 , MSP430FR5848 , MSP430FR5849 , MSP430FR5857 , MSP430FR5858 , MSP430FR5859 , MSP430FR5867 , MSP430FR58671 , MSP430FR5868 , MSP430FR5869
PRODUCTION DATA.
Figure 6-14 and Figure 6-15 show the port diagrams. Table 6-59 summarizes the selection of the pin function.
PIN NAME (PJ.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(1) | |||||
---|---|---|---|---|---|---|---|---|
PJDIR.x | PJSEL1.5 | PJSEL0.5 | PJSEL1.4 | PJSEL0.4 | LFXT
BYPASS |
|||
PJ.4/LFXIN | 4 | PJ.4 (I/O) | I: 0; O: 1 | X | X | 0 | 0 | X |
N/A | 0 | X | X | 1 | X | X | ||
Internally tied to DVSS | 1 | |||||||
LFXIN crystal mode(2) | X | X | X | 0 | 1 | 0 | ||
LFXIN bypass mode(2) | X | X | X | 0 | 1 | 1 | ||
PJ.5/LFXOUT | 5 | PJ.5 (I/O) | I: 0; O: 1 | 0 | 0 | 0 | 0 | 0 |
1 | X | |||||||
X | X | 1(3) | ||||||
N/A | 0 | see(1) | see(1) | 0 | 0 | 0 | ||
1 | X | |||||||
X | X | 1(3) | ||||||
Internally tied to DVSS | 1 | see(1) | see(1) | 0 | 0 | 0 | ||
1 | X | |||||||
X | X | 1(3) | ||||||
LFXOUT crystal mode(2) | X | X | X | 0 | 1 | 0 |