JAJSG26C March 2016 – August 2018 MSP430FR5962 , MSP430FR5964 , MSP430FR5992 , MSP430FR5994 , MSP430FR59941
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
tSTE,LEAD | STE lead time, STE active to clock | UCSTEM = 1, UCMODEx = 01 or 10 | 1 | UCxCLK cycles | |||
tSTE,LAG | STE lag time, Last clock to STE inactive | UCSTEM = 1, UCMODEx = 01 or 10 | 1 | ||||
tSTE,ACC | STE access time, STE active to SIMO data out | UCSTEM = 0, UCMODEx = 01 or 10 | 2.2 V, 3.0 V | 60 | ns | ||
tSTE,DIS | STE disable time, STE inactive to SOMI high impedance | UCSTEM = 0, UCMODEx = 01 or 10 | 2.2 V, 3.0 V | 80 | ns | ||
tSU,MI | SOMI input data setup time | 2.2 V | 40 | ns | |||
3.0 V | 40 | ||||||
tHD,MI | SOMI input data hold time | 2.2 V | 0 | ns | |||
3.0 V | 0 | ||||||
tVALID,MO | SIMO output data valid time(2) | UCLK edge to SIMO valid,
CL = 20 pF |
2.2 V | 11 | ns | ||
3.0 V | 10 | ||||||
tHD,MO | SIMO output data hold time(3) | CL = 20 pF | 2.2 V | 0 | ns | ||
3.0 V | 0 |
Table 5-21 lists the SPI slave mode operating characteristics.