JAJSG13G October 2012 – August 2018 MSP430FR5947 , MSP430FR59471 , MSP430FR5948 , MSP430FR5949 , MSP430FR5957 , MSP430FR5958 , MSP430FR5959 , MSP430FR5967 , MSP430FR5968 , MSP430FR5969 , MSP430FR59691
PRODUCTION DATA.
TA0 and TA1 are 16-bit timers and counters (Timer_A type) with three capture/compare registers each. TA0 and TA can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-13 and Table 6-14). TA0 and TA have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
---|---|---|---|---|---|---|
P1.2 | TA0CLK | TACLK | Timer | N/A | N/A | |
ACLK (internal) | ACLK | |||||
SMCLK (internal) | SMCLK | |||||
P1.2 | TA0CLK | INCLK | ||||
P1.6 | TA0.0 | CCI0A | CCR0 | TA0 | TA0.0 | P1.6 |
P2.3 | TA0.0 | CCI0B | P2.3 | |||
DVSS | GND | |||||
DVCC | VCC | |||||
P1.0 | TA0.1 | CCI1A | CCR1 | TA1 | TA0.1 | P1.0 |
COUT (internal) | CCI1B | ADC12(internal)
ADC12SHSx = {1} |
||||
DVSS | GND | |||||
DVCC | VCC | |||||
P1.1 | TA0.2 | CCI2A | CCR2 | TA2 | TA0.2 | P1.1 |
ACLK (internal) | CCI2B | |||||
DVSS | GND | |||||
DVCC | VCC |
INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
---|---|---|---|---|---|---|
P1.1 | TA1CLK | TACLK | Timer | N/A | N/A | |
ACLK (internal) | ACLK | |||||
SMCLK (internal) | SMCLK | |||||
P1.1 | TA1CLK | INCLK | ||||
P1.7 | TA1.0 | CCI0A | CCR0 | TA0 | TA1.0 | P1.7 |
P2.4 | TA1.0 | CCI0B | P2.4 | |||
DVSS | GND | |||||
DVCC | VCC | |||||
P1.2 | TA1.1 | CCI1A | CCR1 | TA1 | TA1.1 | P1.2 |
COUT (internal) | CCI1B | ADC12(internal)
ADC12SHSx = {4} |
||||
DVSS | GND | |||||
DVCC | VCC | |||||
P1.3 | TA1.2 | CCI2A | CCR2 | TA2 | TA1.2 | P1.3 |
ACLK (internal) | CCI2B | |||||
DVSS | GND | |||||
DVCC | VCC |