JAJSG13G October 2012 – August 2018 MSP430FR5947 , MSP430FR59471 , MSP430FR5948 , MSP430FR5949 , MSP430FR5957 , MSP430FR5958 , MSP430FR5959 , MSP430FR5967 , MSP430FR5968 , MSP430FR5969 , MSP430FR59691
PRODUCTION DATA.
TB0 is a 16-bit timer and counter (Timer_B type) with seven capture/compare registers. TB0 can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-17). TB0 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
---|---|---|---|---|---|---|
P2.0 | TB0CLK | TBCLK | Timer | N/A | N/A | |
ACLK (internal) | ACLK | |||||
SMCLK (internal) | SMCLK | |||||
P2.0 | TB0CLK | INCLK | ||||
P2.1 | TB0.0 | CCI0A | CCR0 | TB0 | TB0.0 | P2.1 |
P2.5 | TB0.0 | CCI0B | P2.5 | |||
DVSS | GND | ADC12 (internal)
ADC12SHSx = {2} |
||||
DVCC | VCC | |||||
P1.4 | TB0.1 | CCI1A | CCR1 | TB1 | TB0.1 | P1.4 |
COUT (internal) | CCI1B | P2.6 | ||||
DVSS | GND | ADC12 (internal)
ADC12SHSx = {3} |
||||
DVCC | VCC | |||||
P1.5 | TB0.2 | CCI2A | CCR2 | TB2 | TB0.2 | P1.5 |
ACLK (internal) | CCI2B | P2.2 | ||||
DVSS | GND | |||||
DVCC | VCC | |||||
P3.4 | TB0.3 | CCI3A | CCR3 | TB3 | TB0.3 | P3.4 |
P1.6 | TB0.3 | CCI3B | P1.6 | |||
DVSS | GND | |||||
DVCC | VCC | |||||
P3.5 | TB0.4 | CCI4A | CCR4 | TB4 | TB0.4 | P3.5 |
P1.7 | TB0.4 | CCI4B | P1.7 | |||
DVSS | GND | |||||
DVCC | VCC | |||||
P3.6 | TB0.5 | CCI5A | CCR5 | TB5 | TB0.5 | P3.6 |
P4.4 | TB0.5 | CCI5B | P4.4 | |||
DVSS | GND | |||||
DVCC | VCC | |||||
P3.7 | TB0.6 | CCI6A | CCR6 | TB6 | TB0.6 | P3.7 |
P2.0 | TB0.6 | CCI6B | P2.0 | |||
DVSS | GND | |||||
DVCC | VCC |