JAJSD97
April 2017
MSP430FR5989-EP
PRODUCTION DATA.
1
デバイスの概要
1.1
特長
1.2
アプリケーション
1.3
概要
1.4
機能ブロック図
2
改訂履歴
3
Terminal Configuration and Functions
3.1
Pin Diagram
3.2
Signal Descriptions
3.3
Pin Multiplexing
3.4
Connection of Unused Pins
4
Specifications
4.1
Absolute Maximum Ratings
4.2
ESD Ratings
4.3
Recommended Operating Conditions
4.4
Active Mode Supply Current Into VCC Excluding External Current
4.5
Typical Characteristics, Active Mode Supply Currents
4.6
Low-Power Mode (LPM0, LPM1) Supply Currents Into VCC Excluding External Current
4.7
Low-Power Mode (LPM2, LPM3, LPM4) Supply Currents (Into VCC) Excluding External Current
4.8
Low-Power Mode With LCD Supply Currents (Into VCC) Excluding External Current
4.9
Low-Power Mode LPMx.5 Supply Currents (Into VCC) Excluding External Current
4.10
Typical Characteristics, Low-Power Mode Supply Currents
4.11
Typical Characteristics, Current Consumption per Module
4.12
Thermal Resistance Characteristics
4.13
Timing and Switching Characteristics
4.13.1
Power Supply Sequencing
4.13.2
Reset Timing
4.13.3
Clock Specifications
4.13.4
Wake-up Characteristics
4.13.4.1
Typical Characteristics, Average LPM Currents vs Wake-up Frequency
4.13.5
Peripherals
4.13.5.1
Digital I/Os
4.13.5.1.1
Typical Characteristics, Digital Outputs at 3.0 V and 2.2 V
4.13.5.1.2
Typical Characteristics, Pin-Oscillator Frequency
4.13.5.2
Timer_A and Timer_B
4.13.5.3
eUSCI
4.13.5.4
LCD Controller
4.13.5.5
ADC
4.13.5.6
Reference
4.13.5.7
Comparator
4.13.5.8
Scan Interface
4.13.5.9
FRAM Controller
4.13.6
Emulation and Debug
5
Detailed Description
5.1
Overview
5.2
CPU
5.3
Operating Modes
5.3.1
Peripherals in Low-Power Modes
5.3.1.1
Idle Currents of Peripherals in LPM3 and LPM4
5.4
Interrupt Vector Table and Signatures
5.5
Bootloader (BSL)
5.6
JTAG Operation
5.6.1
JTAG Standard Interface
5.6.2
Spy-Bi-Wire Interface
5.7
FRAM
5.8
RAM
5.9
Tiny RAM
5.10
Memory Protection Unit Including IP Encapsulation
5.11
Peripherals
5.11.1
Digital I/O
5.11.2
Oscillator and Clock System (CS)
5.11.3
Power-Management Module (PMM)
5.11.4
Hardware Multiplier (MPY)
5.11.5
Real-Time Clock (RTC_C)
5.11.6
Watchdog Timer (WDT_A)
5.11.7
System Module (SYS)
5.11.8
DMA Controller
5.11.9
Enhanced Universal Serial Communication Interface (eUSCI)
5.11.10
Extended Scan Interface (ESI)
5.11.11
Timer_A TA0, Timer_A TA1
5.11.12
Timer_A TA2
5.11.13
Timer_A TA3
5.11.14
Timer_B TB0
5.11.15
ADC12_B
5.11.16
Comparator_E
5.11.17
CRC16
5.11.18
CRC32
5.11.19
AES256 Accelerator
5.11.20
True Random Seed
5.11.21
Shared Reference (REF_A)
5.11.22
LCD_C
5.11.23
Embedded Emulation
5.11.23.1
Embedded Emulation Module (EEM)
5.11.23.2
EnergyTrace++™ Technology
5.11.24
Input/Output Diagrams
5.11.24.1
Digital I/O Functionality - Ports P1 to P10
5.11.24.2
Capacitive Touch Functionality Ports P1 to P10 and PJ
5.11.24.3
Port P1 (P1.0 to P1.3) Input/Output With Schmitt Trigger
5.11.24.4
Port P1 (P1.4 to P1.7) Input/Output With Schmitt Trigger
5.11.24.5
Port P2 (P2.0 to P2.3) Input/Output With Schmitt Trigger
5.11.24.6
Port P2 (P2.4 to P2.7) Input/Output With Schmitt Trigger
5.11.24.7
Port P3 (P3.0 to P3.7) Input/Output With Schmitt Trigger
5.11.24.8
Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger
5.11.24.9
Port P5 (P5.0 to P5.7) Input/Output With Schmitt Trigger
5.11.24.10
Port P6 (P6.0 to P6.6) Input/Output With Schmitt Trigger
5.11.24.11
Port P6 (P6.7) Input/Output With Schmitt Trigger
5.11.24.12
Port P7 (P7.0 to P7.7) Input/Output With Schmitt Trigger
5.11.24.13
Port P8 (P8.0 to P8.3) Input/Output With Schmitt Trigger
5.11.24.14
Port P8 (P8.4 to P8.7) Input/Output With Schmitt Trigger
5.11.24.15
Port P9 (P9.0 to P9.3) Input/Output With Schmitt Trigger
5.11.24.16
Port P9 (P9.4 to P9.7) Input/Output With Schmitt Trigger
5.11.24.17
Port P10 (P10.0 to P10.2) Input/Output With Schmitt Trigger
5.11.24.18
Port PJ (PJ.4 and PJ.5) Input/Output With Schmitt Trigger
5.11.24.19
Port PJ (PJ.6 and PJ.7) Input/Output With Schmitt Trigger
5.11.24.20
Port PJ (PJ.0 to PJ.3) JTAG Pins TDO, TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger
5.12
Device Descriptors (TLV)
5.13
Memory
5.13.1
Peripheral File Map
5.14
Identification
5.14.1
Revision Identification
5.14.2
Device Identification
5.14.3
JTAG Identification
6
Applications, Implementation, and Layout
6.1
Device Connection and Layout Fundamentals
6.1.1
Power Supply Decoupling and Bulk Capacitors
6.1.2
External Oscillator
6.1.3
JTAG
6.1.4
Reset
6.1.5
Unused Pins
6.1.6
General Layout Recommendations
6.1.7
Do's and Don'ts
6.2
Peripheral- and Interface-Specific Design Information
6.2.1
ADC12_B Peripheral
6.2.1.1
Partial Schematic
6.2.1.2
Design Requirements
6.2.1.3
Detailed Design Procedure
6.2.1.4
Layout Guidelines
6.2.2
LCD_C Peripheral
6.2.2.1
Partial Schematic
6.2.2.2
Design Requirements
6.2.2.3
Detailed Design Procedure
6.2.2.4
Layout Guidelines
7
デバイスおよびドキュメントのサポート
7.1
デバイスおよび開発ツールの項目表記
7.2
ツールとソフトウェア
7.3
ドキュメントのサポート
7.4
Community Resources
7.5
商標
7.6
静電気放電に関する注意事項
7.7
Export Control Notice
7.8
Glossary
8
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RGC|64
MPQF125F
サーマルパッド・メカニカル・データ
RGC|64
QFND515A
発注情報
jajsd97_oa
2
改訂履歴
日付
改訂内容
注
2017年4月
*
初版