JAJSG26C March 2016 – August 2018 MSP430FR5962 , MSP430FR5964 , MSP430FR5992 , MSP430FR5994 , MSP430FR59941
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
VOH | High-level output voltage
(see Figure 5-10 and Figure 5-11) |
I(OHmax) = –1 mA(1) | 2.2 V | VCC – 0.25 | VCC | V | |
I(OHmax) = –3 mA(2) | VCC – 0.60 | VCC | |||||
I(OHmax) = –2 mA(1) | 3.0 V | VCC – 0.25 | VCC | ||||
I(OHmax) = –6 mA(2) | VCC – 0.60 | VCC | |||||
VOL | Low-level output voltage
(see Figure 5-8 and Figure 5-9) |
I(OLmax) = 1 mA(1) | 2.2 V | VSS | VSS + 0.25 | V | |
I(OLmax) = 3 mA(2) | VSS | VSS + 0.60 | |||||
I(OLmax) = 2 mA(1) | 3.0 V | VSS | VSS + 0.25 | ||||
I(OLmax) = 6 mA(2) | VSS | VSS + 0.60 | |||||
fPx.y | Port output frequency (with load)(5) | CL = 20 pF, RL(3)(4) | 2.2 V | 16 | MHz | ||
3.0 V | 16 | ||||||
fPort_CLK | Clock output frequency(5) | ACLK, MCLK, or SMCLK at configured output port,
CL = 20 pF(4) |
2.2 V | 16 | MHz | ||
3.0 V | 16 | ||||||
trise,dig | Port output rise time, digital only port pins | CL = 20 pF | 2.2 V | 4 | 15 | ns | |
3.0 V | 3 | 15 | |||||
tfall,dig | Port output fall time, digital only port pins | CL = 20 pF | 2.2 V | 4 | 15 | ns | |
3.0 V | 3 | 15 | |||||
trise,ana | Port output rise time, port pins with shared analog functions | CL = 20 pF | 2.2 V | 6 | 15 | ns | |
3.0 V | 4 | 15 | |||||
tfall,ana | Port output fall time, port pins with shared analog functions | CL = 20 pF | 2.2 V | 6 | 15 | ns | |
3.0 V | 4 | 15 |