JAJSG26C March 2016 – August 2018 MSP430FR5962 , MSP430FR5964 , MSP430FR5992 , MSP430FR5994 , MSP430FR59941
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|---|
IAVCC_COMP | Comparator operating supply current into AVCC, excludes reference resistor ladder | CEPWRMD = 00, CEON = 1,
CERSx = 00 (fast) |
2.2 V, 3.0 V | 12 | 16 | µA | ||
CEPWRMD = 01, CEON = 1,
CERSx = 00 (medium) |
10 | 14 | ||||||
CEPWRMD = 10, CEON = 1,
CERSx = 00 (slow), TA = 30°C |
0.1 | 0.3 | ||||||
CEPWRMD = 10, CEON = 1,
CERSx = 00 (slow), TA = 85°C |
0.3 | 1.3 | ||||||
IAVCC_COMP_REF | Quiescent current of Comparator and resistor ladder into AVCC, including REF module current | CEPWRMD = 10,
CEREFLx = 01, CERSx = 10, CEON = 1, REFON = 0 |
CEREFACC = 0 | 2.2 V, 3.0 V | 31 | 38 | µA | |
CEREFACC = 1 | 16 | 19 | ||||||
VREF | Reference voltage level | CERSx = 11, CEREFLx = 01,
CEREFACC = 0 |
1.8 V | 1.152 | 1.2 | 1.248 | V | |
CERSx = 11, CEREFLx = 10,
CEREFACC = 0 |
2.2 V | 1.92 | 2.0 | 2.08 | ||||
CERSx = 11, CEREFLx = 11,
CEREFACC = 0 |
2.7 V | 2.40 | 2.5 | 2.60 | ||||
CERSx = 11, CEREFLx = 01,
CEREFACC = 1 |
1.8 V | 1.10 | 1.2 | 1.245 | ||||
CERSx = 11, CEREFLx = 10,
CEREFACC = 1 |
2.2 V | 1.90 | 2.0 | 2.08 | ||||
CERSx = 11, CEREFLx = 11,
CEREFACC = 1 |
2.7 V | 2.35 | 2.5 | 2.60 | ||||
VIC | Common mode input range | 0 | VCC – 1 | V | ||||
VOFFSET | Input offset voltage | CEPWRMD = 00 | –16 | 16 | mV | |||
CEPWRMD = 01 | –12 | 12 | ||||||
CEPWRMD = 10 | –37 | 37 | ||||||
CIN | Input capacitance | CEPWRMD = 00 or CEPWRMD = 01 | 10 | pF | ||||
CEPWRMD = 10 | 10 | |||||||
RSIN | Series input resistance | On (switch closed) | 1 | 3 | kΩ | |||
Off (switch open) | 50 | MΩ | ||||||
tPD | Propagation delay, response time | CEF = 0,
Overdrive ≥ 20 mV |
CEPWRMD = 00 | 193 | 330 | ns | ||
CEPWRMD = 01 | 230 | 400 | ||||||
CEPWRMD = 10 | 5 | 15 | µs | |||||
tPD,filter | Propagation delay with filter active | CEPWRMD = 00 or 01,
CEF = 1, Overdrive ≥ 20 mV |
CEFDLY = 00 | 700 | 1000 | ns | ||
CEFDLY = 01 | 1.0 | 1.9 | µs | |||||
CEFDLY = 10 | 2.0 | 3.7 | ||||||
CEFDLY = 11 | 4.0 | 7.7 | ||||||
tEN_CMP | Comparator enable time | CEON = 0 → 1,
VIN+ and VIN– from pins, Overdrive ≥ 20 mV |
CEPWRMD = 00 | 0.9 | 1.5 | µs | ||
CEPWRMD = 01 | 0.9 | 1.5 | ||||||
CEPWRMD = 10 | 15 | 65 | ||||||
tEN_CMP_VREF | Comparator and reference ladder and reference voltage enable time | CEON = 0 → 1, CEREFLX = 10,
CERSx = 10 or 11, CEREF0 = CEREF1 = 0x0F, REFON = 0 |
120 | 220 | µs | |||
tEN_CMP_RL | Comparator and reference ladder enable time | CEON = 0 → 1, CEREFLX = 10,
CERSx = 10, REFON = 1, CEREF0 = CEREF1 = 0x0F |
10 | 30 | µs | |||
VCE_REF | Reference voltage for a given tap | VIN = reference into resistor ladder
(n = 0 to 31) |
VIN × (n + 0.5) / 32 | VIN × (n + 1) / 32 | VIN × (n + 1.5) / 32 | V |