JAJSGU5B January 2019 – December 2021 MSP430FR5041 , MSP430FR5043 , MSP430FR50431 , MSP430FR6041 , MSP430FR6043 , MSP430FR60431
PRODUCTION DATA
Figure 9-26 and Figure 9-27 show the port diagrams. Table 9-48 summarizes the selection of the pin function.
PIN NAME (PJ.x) | PN 80 | PM RGC 64 | FUNCTION | CONTROL BITS AND SIGNALS(1) | |||||
---|---|---|---|---|---|---|---|---|---|
PJDIR.x | PJSEL1.5 | PJSEL0.5 | PJSEL1.4 | PJSEL0.4 | LFXTBYPASS | ||||
PJ.4/LFXIN | 7 | 6 | PJ.4 (I/O) | 0 = Input, 1 = Output | X | X | 0 | 0 | X |
N/A | 0 | X | X | 1 | X | X | |||
Internally tied to DVSS | 1 | ||||||||
LFXIN crystal mode(2) | X | X | X | 0 | 1 | 0 | |||
LFXIN bypass mode(2) | X | X | X | 0 | 1 | 1 | |||
PJ.5/LFXOUT | 8 | 7 | PJ.5 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 | 0 | 0 |
1 | X | ||||||||
X | X | 1(3) | |||||||
N/A | 0 | see(4) | see(4) | 0 | 0 | 0 | |||
1 | X | ||||||||
X | X | 1(3) | |||||||
Internally tied to DVSS | 1 | see(4) | see(4) | 0 | 0 | 0 | |||
1 | X | ||||||||
X | X | 1(3) | |||||||
LFXOUT crystal mode(2) | X | X | X | 0 | 1 | 0 |