JAJSGU5B January 2019 – December 2021 MSP430FR5041 , MSP430FR5043 , MSP430FR50431 , MSP430FR6041 , MSP430FR6043 , MSP430FR60431
PRODUCTION DATA
Figure 9-8 shows the port diagram. Table 9-30 summarizes the selection of the pin function.
PIN NAME (P2.x) | PN 80 | PM RGC 64 | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
---|---|---|---|---|---|---|---|
P2DIR.x | P2SEL1.x | P2SEL0.x | LCDSz | ||||
P2.4/TA0CLK/TB0CLK/ TA1CLK/LCDS24 | 12 | -- | P2.4 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
TA0CLK | 0 | 0 | 1 | 0 | |||
Internally tied to DVSS | 1 | ||||||
TB0CLK | 0 | 1 | 0 | 0 | |||
Internally tied to DVSS | 1 | ||||||
TA1CLK | 0 | 1 | 1 | 0 | |||
Internally tied to DVSS | 1 | ||||||
Sz (2) | X | X | X | 1 | |||
P2.5/TA0.2/TA4.0/ LCDS21 | 23 | -- | P2.5 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | |||
TA0.2 | 1 | ||||||
TA4.CCI0B | 0 | 1 | 0 | 0 | |||
TA4.0 | 1 | ||||||
N/A | 0 | 1 | 1 | 0 | |||
Internally tied to DVSS | 1 | ||||||
Sz (2) | X | X | X | 1 |