JAJSGU5B January 2019 – December 2021 MSP430FR5041 , MSP430FR5043 , MSP430FR50431 , MSP430FR6041 , MSP430FR6043 , MSP430FR60431
PRODUCTION DATA
TA0, TA1, and TA4 are 16-bit timers and counters (Timer_A type) with three (TA0 and TA1) or two (TA4) capture/compare registers each. Each timer can support multiple captures or compares, PWM outputs, and interval timing (see Table 9-12, Table 9-13, and Table 9-14). Each timer has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
---|---|---|---|---|---|---|
P2.4, P4.5, P6.0 | TA0CLK | TACLK | Timer | N/A | N/A | |
ACLK (internal) | ACLK | |||||
SMCLK (internal) | SMCLK | |||||
P2.4. P4.5, P6.0 | TA0CLK | INCLK | ||||
P2.3 | TA0.0 | CCI0A | CCR0 | TA0 | TA0.0 | P2.3 |
P5.4 | TA0.0 | CCI0B | P5.4 | |||
DVSS | GND | |||||
DVCC | VCC | |||||
P6.7 | TA0.1 | CCI1A | CCR1 | TA1 | TA0.1 | P6.7 |
COUT (internal) | CCI1B | ADC12(internal)(1) ADC12SHSx = {1} | ||||
DVSS | GND | |||||
DVCC | VCC | |||||
P5.7 | TA0.2 | CCI2A | CCR2 | TA2 | TA0.2 | P5.7 |
ACLK (internal) | CCI2B | P2.5 | ||||
DVSS | GND | UUPS Trigger (USSPWRUP) UUPS.CTL.USSPWRUPSEL = {2} | ||||
DVCC | VCC |
INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
---|---|---|---|---|---|---|
P2.4, P4.5, P3.1 | TA1CLK | TACLK | Timer | N/A | N/A | |
ACLK (internal) | ACLK | |||||
SMCLK (internal) | SMCLK | |||||
P2.4. P4.5, P3.1 | TA1CLK | INCLK | ||||
P1.0 | TA1.0 | CCI0A | CCR0 | TA0 | TA1.0 | P1.0 |
P7.0 | TA1.0 | CCI0B | P1.2 | |||
DVSS | GND | P7.0 | ||||
DVCC | VCC | |||||
P3.2 | TA1.1 | CCI1A | CCR1 | TA1 | TA1.1 | P1.3 |
COUT (internal) | CCI1B | P3.2 | ||||
DVSS | GND | ADC12(internal)(1) ADC12SHSx = {4} | ||||
DVCC | VCC | |||||
P2.6 | TA1.2 | CCI2A | CCR2 | TA2 | TA1.2 | P2.6 |
ACLK (internal) | CCI2B | P7.0 | ||||
DVSS | GND | ASQ Trigger (ASQTRIG) SAPH.ASCTL0.TRIGSEL={2} | ||||
DVCC | VCC |
INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
---|---|---|---|---|---|---|
PJ.1, P4.6, PPGTick | TA4CLK | TACLK | Timer | N/A | N/A | |
ACLK (internal) | ACLK | |||||
SMCLK (internal) | SMCLK | |||||
PJ.1, P4.6, PPGTick | TA4CLK | INCLK | ||||
P1.1 | TA4.0 | CCI0A | CCR0 | TA0 | TA4.0 | P1.1 |
P2.5 | TA4.0 | CCI0B | P2.5 | |||
DVSS | GND | |||||
DVCC | VCC | |||||
P5.5 | TA4.1 | CCI1A | CCR1 | TA1 | TA4.1 | P5.5 |
P2.7 | TA4.1 | CCI1B | P2.7 | |||
DVSS | GND | ADC12(internal)(1) ADC12SHSx = {7} | ||||
DVCC | VCC |