JAJSDQ7C June 2017 – September 2018 MSP430FR6035 , MSP430FR6037 , MSP430FR60371 , MSP430FR6045 , MSP430FR6047 , MSP430FR60471
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Resolution | Number of no missing code output-code bits | 12 | bits | |||
SNR | Signal-to-noise with differential inputs | VR+ = 2.5 V, VR– = AVSS | 71 | dB | ||
Signal-to-noise with single-ended inputs | VR+ = 2.5 V, VR– = AVSS | 70 | ||||
ENOB | Effective number of bits with differential inputs(1) | VR+ = 2.5 V, VR– = AVSS | 11.4 | bits | ||
Effective number of bits with single-ended inputs(1) | VR+ = 2.5 V, VR– = AVSS | 11.1 | ||||
Effective number of bits with 32.768-kHz clock (reduced performance)(1) | Reduced performance with fADC12CLK from ACLK LFXT 32.768 kHz,
VR+ = 2.5 V, VR– = AVSS |
10.9 |
Table 5-28 lists the dynamic performance characteristics of the ADC with an internal reference.