JAJSG20C August 2014 – August 2018 MSP430FR6877 , MSP430FR6879 , MSP430FR68791
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
ENOB | Effective number of bits(2) | VR+ = 2.5 V, VR– = AVSS | 9.4 | 10.4 | bits |
Table 5-31 lists the dynamic performance characteristics of the ADC using a 32.678-kHz clock.