JAJSFD0C September 2014 – March 2021
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
feUSCI | eUSCI input clock frequency | Internal: SMCLK or ACLK, External: UCLK, Duty cycle = 50% ±10% |
fSYSTEM | MHz | |||
fSCL | SCL clock frequency | 2.2 V, 3 V | 0 | 400 | kHz | ||
tHD,STA | Hold time (repeated) START | fSCL = 100 kHz | 2.2 V, 3 V | 4.8 | µs | ||
fSCL > 100 kHz | 1.2 | ||||||
tSU,STA | Setup time for a repeated START | fSCL = 100 kHz | 2.2 V, 3 V | 4.9 | µs | ||
fSCL > 100 kHz | 1.26 | ||||||
tHD,DAT | Data hold time | 2.2 V, 3 V | 0.12 | µs | |||
tSU,DAT | Data setup time | fSCL = 100 kHz | 2.2 V, 3 V | 4.7 | µs | ||
fSCL > 100 kHz | 1.08 | ||||||
tSU,STO | Setup time for STOP | fSCL = 100 kHz | 2.2 V, 3 V | 4.9 | µs | ||
fSCL > 100 kHz | 1.18 | ||||||
tSP | Pulse duration of spikes suppressed by input filter | UCGLITx = 0 | 2.2 V, 3 V | 75 | 110 | 160 | ns |
UCGLITx = 1 | 35 | 50 | 80 | ||||
UCGLITx = 2 | 15 | 25 | 40 | ||||
UCGLITx = 3 | 10 | 15 | 20 | ||||
tTIMEOUT | Clock low timeout | UCCLTOx = 1 | 2.2 V, 3 V | 33 | ms | ||
UCCLTOx = 2 | 37 | ||||||
UCCLTOx = 3 | 41 |