JAJSE27 October 2017 MSP432E401Y
PRODUCTION DATA.
NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
E25 | tCK | General-purpose clock period | 16.67 | ns | ||
E26 | tCH | General-purpose clock high time | 8.33 | ns | ||
E27 | tCL | General-purpose clock low time | 8.33 | ns | ||
E28 | tISU | Input signal set up time to rising clock edge | 8.50 | ns | ||
E29 | tIH | Input signal hold time from rising clock edge | 0 | ns | ||
E30 | tDV | Falling clock edge to output valid | 4 | ns | ||
E31 | tDI | Falling clock edge to output invalid | 4 | ns |
NOTE:
This figure shows accesses when the FRM50 bit is clear, the FRMCNT field is 0x0, and the WR2CYC bit is clear.Table 5-32 lists the switching characteristics of the PSRAM interface.