JAJSUK7 May 2024 MSPM0L1228-Q1 , MSPM0L2228-Q1
ADVANCE INFORMATION
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Wakeup Timing | ||||||
tWAKE, SLEEP | Wakeup time from SLEEP0 to RUN (1) | 1.5 | us | |||
Wakeup time from SLEEP1 to RUN (1) | 2.1 | |||||
Wakeup time from SLEEP2 to RUN (1) | 2.5 | |||||
tWAKE, STOP | Wakeup time from STOP0 to RUN (SYSOSC enabled) (1) | 12.5 | us | |||
Wakeup time from STOP1 to RUN (SYSOSC enabled) (1) | 14.6 | |||||
Wakeup time from STOP2 to RUN (SYSOSC disabled) (1) | 13.5 | |||||
tWAKE, STBY | Wakeup time from STANDBY0 to RUN (1) | 15.7 | us | |||
Wakeup time from STANDBY1 to RUN (1) | 15.7 | |||||
tWAKEUP, SHDN | Wakeup time from SHUTDOWN to RUN (2) | Fast boot enabled | TBD | us | ||
Fast boot disabled | 322 | |||||
Asynchronous Fast Clock Request Timing | ||||||
tDELAY | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is SLEEP2 | 0.9 | us | ||
Mode is STOP1 | 2.4 | |||||
Mode is STOP2 | 0.9 | |||||
Mode is STANDBY1 | 3.2 | |||||
Startup Timing | ||||||
tSTART, RESET | Device cold startup time from reset/power-up (3) | Fast boot enabled | TBD | us | ||
Fast boot disabled | 420 | |||||
NRST Timing | ||||||
tRST, BOOTRST | Pulse length on NRST pin to generate BOOTRST | ULPCLK≥4MHz | 1.5 | us | ||
ULPCLK=32kHz | 80 | |||||
tRST, POR | Pulse length on NRST pin to generate POR | 1 | s |