JAJSDV8E August 2011 – January 2017 OMAP-L132
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | 1.2V | 1.1V | 1.0V | UNIT | |||||
---|---|---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | MIN | MAX | |||||
19 | td(SCS_SPC)M | Delay from SPI1_SCS active to first SPI1_CLK(3)(4) | Polarity = 0, Phase = 0,
to SPI1_CLK rising |
2P-1 | 2P-5 | 2P-6 | ns | |||
Polarity = 0, Phase = 1,
to SPI1_CLK rising |
0.5M+2P-1 | 0.5M+2P-5 | 0.5M+2P-6 | |||||||
Polarity = 1, Phase = 0,
to SPI1_CLK falling |
2P-1 | 2P-5 | 2P-6 | |||||||
Polarity = 1, Phase = 1,
to SPI1_CLK falling |
0.5M+2P-1 | 0.5M+2P-5 | 0.5M+2P-6 | |||||||
20 | td(SPC_SCS)M | Delay from final SPI1_CLK edge to master deasserting SPI1_SCS(5)(6) | Polarity = 0, Phase = 0,
from SPI1_CLK falling |
0.5M+P-1 | 0.5M+P-5 | 0.5M+P-6 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK falling |
P-1 | P-5 | P-6 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
0.5M+P-1 | 0.5M+P-5 | 0.5M+P-6 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK rising |
P-1 | P-5 | P-6 |
NO. | PARAMETER | 1.2V | 1.1V | 1.0V | UNIT | |||||
---|---|---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | MIN | MAX | |||||
18 | td(SPC_ENA)M | Max delay for slave to deassert SPI1_ENA after final SPI1_CLK edge to ensure master does not begin the next transfer.(3) | Polarity = 0, Phase = 0,
from SPI1_CLK falling |
0.5M+P+5 | 0.5M+P+5 | 0.5M+P+6 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK falling |
P+5 | P+5 | P+6 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
0.5M+P+5 | 0.5M+P+5 | 0.5M+P+6 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK rising |
P+5 | P+5 | P+6 | |||||||
20 | td(SPC_SCS)M | Delay from final SPI1_CLK edge to
master deasserting SPI1_SCS(4)(5) |
Polarity = 0, Phase = 0,
from SPI1_CLK falling |
0.5M+P-1 | 0.5M+P-5 | 0.5M+P-6 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK falling |
P-1 | P-5 | P-6 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
0.5M+P-1 | 0.5M+P-5 | 0.5M+P-6 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK rising |
P-1 | P-5 | P-6 | |||||||
21 | td(SCSL_ENAL)M | Max delay for slave SPI to drive SPI1_ENA valid after master asserts SPI1_SCS to delay the
master from beginning the next transfer, |
C2TDELAY+P | C2TDELAY+P | C2TDELAY+P | ns | ||||
22 | td(SCS_SPC)M | Delay from SPI1_SCS active to first SPI1_CLK(6)(7)(8) | Polarity = 0, Phase = 0,
to SPI1_CLK rising |
2P-1 | 2P-5 | 2P-6 | ns | |||
Polarity = 0, Phase = 1,
to SPI1_CLK rising |
0.5M+2P-1 | 0.5M+2P-5 | 0.5M+2P-6 | |||||||
Polarity = 1, Phase = 0,
to SPI1_CLK falling |
2P-1 | 2P-5 | 2P-6 | |||||||
Polarity = 1, Phase = 1,
to SPI1_CLK falling |
0.5M+2P-1 | 0.5M+2P-5 | 0.5M+2P-6 | |||||||
23 | td(ENA_SPC)M | Delay from assertion of SPI1_ENA low to first SPI1_CLK edge.(9) | Polarity = 0, Phase = 0,
to SPI1_CLK rising |
3P+5 | 3P+5 | 3P+6 | ns | |||
Polarity = 0, Phase = 1,
to SPI1_CLK rising |
0.5M+3P+5 | 0.5M+3P+5 | 0.5M+3P+6 | |||||||
Polarity = 1, Phase = 0,
to SPI1_CLK falling |
3P+5 | 3P+5 | 3P+6 | |||||||
Polarity = 1, Phase = 1,
to SPI1_CLK falling |
0.5M+3P+5 | 0.5M+3P+5 | 0.5M+3P+6 |
NO. | PARAMETER | 1.2V | 1.1V | 1.0V | UNIT | |||||
---|---|---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | MIN | MAX | |||||
24 | td(SPC_ENAH)S | Delay from final SPI1_CLK edge to slave deasserting SPI1_ENA. | Polarity = 0, Phase = 0,
from SPI1_CLK falling |
1.5P-3 | 2.5P+15 | 1.5P-10 | 2.5P+17 | 1.5P-12 | 2.5P+19 | ns |
Polarity = 0, Phase = 1,
from SPI1_CLK falling |
–0.5M+1.5P-3 | –0.5M+2.5P+15 | –0.5M+1.5P-10 | –0.5M+2.5P+17 | –0.5M+1.5P-12 | –0.5M+2.5P+19 | ||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
1.5P-3 | 2.5P+15 | 1.5P-10 | 2.5P+17 | 1.5P-12 | 2.5P+19 | ||||
Polarity = 1, Phase = 1,
from SPI1_CLK rising |
–0.5M+1.5P-3 | –0.5M+2.5P+15 | –0.5M+1.5P-10 | –0.5M+2.5P+17 | –0.5M+1.5P-12 | –0.5M+2.5P+19 |
NO. | PARAMETER | 1.2V | 1.1V | 1.0V | UNIT | |||||
---|---|---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | MIN | MAX | |||||
25 | td(SCSL_SPC)S | Required delay from SPI1_SCS asserted at slave to first SPI1_CLK edge at slave. | P+1.5 | P+1.5 | P+1.5 | ns | ||||
26 | td(SPC_SCSH)S | Required delay from final SPI1_CLK edge before SPI1_SCS is deasserted. | Polarity = 0, Phase = 0,
from SPI1_CLK falling |
0.5M+P+4 | 0.5M+P+5 | 0.5M+P+6 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK falling |
P+4 | P+5 | P+6 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
0.5M+P+4 | 0.5M+P+5 | 0.5M+P+6 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK rising |
P+4 | P+5 | P+6 | |||||||
27 | tena(SCSL_SOMI)S | Delay from master asserting SPI1_SCS to slave driving SPI1_SOMI valid | P+15 | P+17 | P+19 | ns | ||||
28 | tdis(SCSH_SOMI)S | Delay from master deasserting SPI1_SCS to slave 3-stating SPI1_SOMI | P+15 | P+17 | P+19 | ns |
NO. | PARAMETER | 1.2V | 1.1V | 1.0V | UNIT | |||||
---|---|---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | MIN | MAX | |||||
25 | td(SCSL_SPC)S | Required delay from SPI1_SCS asserted at slave to first SPI1_CLK edge at slave. | P+1.5 | P+1.5 | P+1.5 | ns | ||||
26 | td(SPC_SCSH)S | Required delay from final SPI1_CLK edge before SPI1_SCS is deasserted. | Polarity = 0, Phase = 0,
from SPI1_CLK falling |
0.5M+P+4 | 0.5M+P+5 | 0.5M+P+6 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK falling |
P+4 | P+5 | P+6 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
0.5M+P+4 | 0.5M+P+5 | 0.5M+P+6 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK rising |
P+4 | P+5 | P+6 | |||||||
27 | tena(SCSL_SOMI)S | Delay from master asserting SPI1_SCS to slave driving SPI1_SOMI valid | P+15 | P+17 | P+19 | ns | ||||
28 | tdis(SCSH_SOMI)S | Delay from master deasserting SPI1_SCS to slave 3-stating SPI1_SOMI | P+15 | P+17 | P+19 | ns | ||||
29 | tena(SCSL_ENA)S | Delay from master deasserting SPI1_SCS to slave driving SPI1_ENA valid | 15 | 17 | 19 | ns | ||||
30 | tdis(SPC_ENA)S | Delay from final clock receive edge on SPI1_CLK to slave 3-stating or driving high SPI1_ENA.(3) | Polarity = 0, Phase = 0,
from SPI1_CLK falling |
2.5P+15 | 2.5P+17 | 2.5P+19 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK rising |
2.5P+15 | 2.5P+17 | 2.5P+19 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
2.5P+15 | 2.5P+17 | 2.5P+19 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK falling |
2.5P+15 | 2.5P+17 | 2.5P+19 |