Offset Voltage Production Distribution |
Figure 1 |
Offset Voltage Drift Distribution |
Figure 2 |
Offset Voltage vs Temperature |
Figure 3 |
Offset Voltage vs Common-Mode Voltage |
Figure 4 |
Offset Voltage vs Common-Mode Voltage (Upper Stage) |
Figure 5 |
Offset Voltage vs Power Supply |
Figure 6 |
IB and IOS vs Common-Mode Voltage |
Figure 7 |
Input Bias Current vs Temperature |
Figure 8 |
Output Voltage Swing vs Output Current (Maximum Supply) |
Figure 9 |
CMRR and PSRR vs Frequency (Referred-to-Input) |
Figure 10 |
CMRR vs Temperature |
Figure 11 |
PSRR vs Temperature |
Figure 12 |
0.1-Hz to 10-Hz Noise |
Figure 13 |
Input Voltage Noise Spectral Density vs Frequency |
Figure 14 |
THD+N Ratio vs Frequency |
Figure 15 |
THD+N vs Output Amplitude |
Figure 16 |
Quiescent Current vs Temperature |
Figure 17 |
Quiescent Current vs Supply Voltage |
Figure 18 |
Open-Loop Gain and Phase vs Frequency |
Figure 19 |
Closed-Loop Gain vs Frequency |
Figure 20 |
Open-Loop Gain vs Temperature |
Figure 21 |
Open-Loop Output Impedance vs Frequency |
Figure 22 |
Small-Signal Overshoot vs Capacitive Load (100-mV Output Step) |
Figure 23, Figure 24 |
No Phase Reversal |
Figure 25 |
Positive Overload Recovery |
Figure 26 |
Negative Overload Recovery |
Figure 27 |
Small-Signal Step Response (100 mV) |
Figure 28, Figure 29 |
Large-Signal Step Response |
Figure 30, Figure 31 |
Large-Signal Settling Time (10-V Positive Step) |
Figure 32 |
Large-Signal Settling Time (10-V Negative Step) |
Figure 33 |
Short-Circuit Current vs Temperature |
Figure 34 |
Maximum Output Voltage vs Frequency |
Figure 35 |
EMIRR IN+ vs Frequency |
Figure 36 |