JAJSFG2I December 2013 – May 2018 OPA172 , OPA2172 , OPA4172
PRODUCTION DATA.
DESCRIPTION | FIGURE |
---|---|
Offset Voltage Production Distribution | Figure 1 |
Offset Voltage Drift Distribution | Figure 2 |
Offset Voltage vs Temperature (VS = ±18 V) | Figure 3 |
Offset Voltage vs Common-Mode Voltage (VS = ±18 V) | Figure 4 |
Offset Voltage vs Common-Mode Voltage (Upper Stage) | Figure 5 |
Offset Voltage vs Power Supply | Figure 6 |
IB vs Common-Mode Voltage | Figure 7 |
Input Bias Current vs Temperature | Figure 8 |
Output Voltage Swing vs Output Current (Maximum Supply) | Figure 9 |
CMRR and PSRR vs Frequency (Referred-to Input) | Figure 10 |
CMRR vs Temperature | Figure 11 |
PSRR vs Temperature | Figure 12 |
0.1-Hz to 10-Hz Noise | Figure 13 |
Input Voltage Noise Spectral Density vs Frequency | Figure 14 |
THD+N Ratio vs Frequency | Figure 15 |
THD+N vs Output Amplitude | Figure 16 |
Quiescent Current vs Temperature | Figure 17 |
Quiescent Current vs Supply Voltage | Figure 18 |
Open-Loop Gain and Phase vs Frequency | Figure 19 |
Closed-Loop Gain vs Frequency | Figure 20 |
Open-Loop Gain vs Temperature | Figure 21 |
Open-Loop Output Impedance vs Frequency | Figure 22 |
Small-Signal Overshoot vs Capacitive Load (100-mV Output Step) | Figure 23, Figure 24 |
Positive Overload Recovery | Figure 25, Figure 26 |
Negative Overload Recovery | Figure 27, Figure 28 |
Small-Signal Step Response (10 mV) | Figure 29, Figure 30 |
Small-Signal Step Response (100 mV) | Figure 31, Figure 32 |
Large-Signal Step Response (1 V) | Figure 33, Figure 34 |
Large-Signal Settling Time (10-V Positive Step) | Figure 35 |
Large-Signal Settling Time (10-V Negative Step) | Figure 36 |
No Phase Reversal | Figure 37 |
Short-Circuit Current vs Temperature | Figure 38 |
Maximum Output Voltage vs Frequency | Figure 39 |
EMIRR vs Frequency | Figure 40 |
Channel Separation vs Frequency | Figure 41 |