SBAS451B October 2008 – August 2015 PCM1789
PRODUCTION DATA.
PIN | I/O | PULL-DOWN | 5-V TOLERANT | DESCRIPTION | |
---|---|---|---|---|---|
NAME | NO. | ||||
LRCK | 1 | I | Yes | No | Audio data word clock input |
BCK | 2 | I | Yes | No | Audio data bit clock input |
DIN | 3 | I | No | No | Audio data input |
RST | 4 | I | Yes | Yes | Reset and power-down control input with active low |
SCKI | 5 | I | No | Yes | System clock input |
VDD | 6 | — | — | — | Digital power supply, +3.3 V |
DGND | 7 | — | — | — | Digital ground |
VCC1 | 8 | — | — | — | Analog power supply 1, +5 V |
VCOM | 9 | — | — | — | Voltage common decoupling |
AGND1 | 10 | — | — | — | Analog ground 1 |
VOUTL– | 11 | O | No | No | Negative analog output from DAC left channel |
VOUTL+ | 12 | O | No | No | Positive analog output from DAC left channel |
VOUTR+ | 13 | O | No | No | Positive analog output from DAC right channel |
VOUTR– | 14 | O | No | No | Negative analog output from DAC right channel |
AGND2 | 15 | — | — | — | Analog ground 2 |
VCC2 | 16 | — | — | — | Analog power supply 2, +5 V |
AMUTEI | 17 | I | No | Yes | Analog mute control input with active low |
ZERO2/AMUTEO | 18 | O | No | No | Zero detect flag output 2/Analog mute control output(1) with active low |
ZERO1 | 19 | O | No | No | Zero detect flag output 1 |
MODE | 20 | I | No | No | Control port mode selection. Tied to VDD: SPI, ADR6 = 1, pull-up: SPI, ADR6 = 0, pull-down: H/W auto mode, tied to DGND: I2C |
MD/SDA/DEMP | 21 | I/O | No | Yes | Input data for SPI, data for I2C(1), de-emphasis control for hardware control mode |
MC/SCL/FMT | 22 | I | No | Yes | Clock for SPI, clock for I2C, format select for hardware control mode |
MS/ADR0/RSV | 23 | I | Yes | Yes | Chip Select for SPI, address select 0 for I2C, reserve (set low) for hardware control mode |
ADR5/ADR1/RSV | 24 | I | No | Yes | Address select 5 for SPI, address select 1 for I2C, reserve (set low) for hardware control mode |