SPNS175C April 2012 – June 2015 RM48L540 , RM48L740 , RM48L940
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Note: Balls can have multiplexed functions. Only the default function is depicted in Figure 4-2, except for the EMIF signals that are multiplexed with ETM signals.
Section 4.3.1 and Section 4.3.2identify the external signal names, the associated pin or ball numbers along with the mechanical package designator, the pin or ball type (Input, Output, I/O, Power, or Ground), whether the pin or ball has any internal pullup or pulldown, whether the pin or ball can be configured as a GPIO, and a functional pin or ball description. The first signal name listed is the primary function for that terminal. The signal name in bold is the function being described. For information on how to select between different multiplexed functions, see the RM48x 16/32-Bit RISC Flash Microcontroller Technical Reference Manual (SPNU503) .
NOTE
In the Terminal Functions table below, the "Reset Pull State" is the state of the pull applied to the terminal while nPORRST is low and immediately after nPORRST goes High. The default pull direction may change when software configures the pin for an alternate function. The "Pull Type" is the type of pull asserted when the signal name in bold is enabled for the given terminal by the IOMM control registers.
All I/O signals except nRST are configured as inputs while nPORRST is low and immediately after nPORRST goes High. While nPORRST is low, the input buffers are disabled, and the output buffers are disabled with the default pulls enabled.
All output-only signals have the output buffer disabled and the default pull enabled while nPORRST is low, and are configured as outputs with the pulls disabled immediately after nPORRST goes High.
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
ADREFHI(1) | 66 | Input | N/A | None | ADC high reference supply |
ADREFLO(1) | 67 | Input | ADC low reference supply | ||
VCCAD(1) | 69 | Power | Operating supply for ADC | ||
VSSAD(1) | 68 | Ground | |||
AD1EVT/MII_RX_ER/RMII_RX_ER | 86 | I/O | Pulldown | Programmable, 20 µA | ADC1 event trigger input, or GPIO |
MIBSPI3NCS[0]/AD2EVT/GIOB[2]/N2HET2_PIN_nDIS | 55 | I/O | Pullup | Programmable, 20 µA | ADC2 event trigger input, or GPIO |
AD1IN[0] | 60 | Input | N/A | None | ADC1 analog input |
AD1IN[1] | 71 | ||||
AD1IN[2] | 73 | ||||
AD1IN[3] | 74 | ||||
AD1IN[4] | 76 | ||||
AD1IN[5] | 78 | ||||
AD1IN[6] | 80 | ||||
AD1IN[7] | 61 | ||||
AD1IN[8] / AD2IN[8] | 83 | Input | N/A | None | ADC1/ADC2 shared analog inputs |
AD1IN[9] / AD2IN[9] | 70 | ||||
AD1IN[10] / AD2IN[10] | 72 | ||||
AD1IN[11] / AD2IN[11] | 75 | ||||
AD1IN[12] / AD2IN[12] | 77 | ||||
AD1IN[13] / AD2IN[13] | 79 | ||||
AD1IN[14] / AD2IN[14] | 82 | ||||
AD1IN[15] / AD2IN[15] | 85 | ||||
AD1IN[16] / AD2IN[0] | 58 | ||||
AD1IN[17] / AD2IN[1] | 59 | ||||
AD1IN[18] / AD2IN[2] | 62 | ||||
AD1IN[19] / AD2IN[3] | 63 | ||||
AD1IN[20] / AD2IN[4] | 64 | ||||
AD1IN[21] / AD2IN[5] | 65 | ||||
AD1IN[22] / AD2IN[6] | 81 | ||||
AD1IN[23] / AD2IN[7] | 84 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
GIOA[0] | 2 | I/O | Pulldown | Programmable, 20 µA | General-purpose I/O. All GPIO terminals are capable of generating interrupts to the CPU on rising / falling / both edges. |
GIOA[1] | 5 | ||||
GIOA[2]/N2HET2[0] | 9 | ||||
GIOA[5]/EXTCLKIN/N2HET1_PIN_nDIS | 14 | ||||
GIOA[6]/N2HET2[4] | 16 | ||||
GIOA[7]/N2HET2[6] | 22 | ||||
GIOB[0] | 126 | ||||
GIOB[1] | 133 | ||||
GIOB[2]/N2HET1_PIN_nDIS | 142 | ||||
MIBSPI3NCS[0]/AD2EVT/GIOB[2]/N2HET2_PIN_nDIS | 55(1) | Pullup | |||
GIOB[3] | 1 | Pulldown |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
CAN1RX | 90 | I/O | Pullup | Programmable, 20 µA | CAN1 receive, or GPIO |
CAN1TX | 89 | CAN1 transmit, or GPIO | |||
CAN2RX | 129 | CAN2 receive, or GPIO | |||
CAN2TX | 128 | CAN2 transmit, or GPIO | |||
CAN3RX | 12 | CAN3 receive, or GPIO | |||
CAN3TX | 13 | CAN3 transmit, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
LINRX | 131 | I/O | Pullup | Programmable, 20 µA | LIN receive, or GPIO |
LINTX | 132 | LIN transmit, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
N2HET1[6]/SCIRX | 38 | I/O | Pulldown | Programmable, 20 µA | SCI receive, or GPIO |
N2HET1[13]/SCITX | 39 | SCI transmit, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
MIBSPI3NCS[2]/I2C_SDA/N2HET1[27] | 4 | I/O | Pullup | Programmable, 20 µA | I2C serial data, or GPIO |
MIBSPI3NCS[3]/I2C_SCL/N2HET1[29] | 3 | I2C serial clock, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
N2HET1[0]/SPI4CLK | 25 | I/O | Pulldown | Programmable, 20 µA | SPI4 clock, or GPIO |
N2HET1[3]/SPI4NCS[0]/N2HET2[10] | 24 | SPI4 chip select, or GPIO | |||
N2HET1[1]/SPI4NENA/N2HET2[8] | 23 | SPI4 enable, or GPIO | |||
N2HET1[2]/SPI4SIMO[0] | 30 | SPI4 slave-input master-output, or GPIO | |||
N2HET1[5]/SPI4SOMI[0]/N2HET2[12] | 31 | SPI4 slave-output master-input, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
MIBSPI1CLK | 95 | I/O | Pullup | Programmable, 20 µA | MibSPI1 clock, or GPIO |
MIBSPI1NCS[0]/MIBSPI1SOMI[1]/MII_TXD[2] | 105 | MibSPI1 chip select, or GPIO | |||
MIBSPI1NCS[1]/N2HET1[17]/MII_COL | 130 | ||||
MIBSPI1NCS[2]/N2HET1[19]/MDIO | 40 | ||||
N2HET1[15]/MIBSPI1NCS[4] | 41 | Pulldown | Programmable, 20 µA | MibSPI1 chip select, or GPIO | |
N2HET1[24]/MIBSPI1NCS[5]/MII_RXD[0]/RMII_RXD[0] | 91 | ||||
MIBSPI1NENA/N2HET1[23]/MII_RXD[2] | 96 | Pullup | Programmable, 20 µA | MibSPI1 enable, or GPIO | |
MIBSPI1SIMO[0] | 93 | MibSPI1 slave-in master-out, or GPIO | |||
N2HET1[8]/MIBSPI1SIMO[1]/MII_TXD[3] | 106 | Pulldown | Programmable, 20 µA | MibSPI1 slave-in master-out, or GPIO | |
MIBSPI1SOMI[0] | 94 | Pullup | Programmable, 20 µA | MibSPI1 slave-out master-in, or GPIO | |
MIBSPI1NCS[0]/MIBSPI1SOMI[1]/MII_TXD[2] | 105 | ||||
MIBSPI3CLK | 53 | I/O | Pullup | Programmable, 20 µA | MibSPI3 clock, or GPIO |
MIBSPI3NCS[0]/AD2EVT/GIOB[2]/N2HET2_PIN_nDIS | 55 | MibSPI3 chip select, or GPIO | |||
MIBSPI3NCS[1]/N2HET1[25]/MDCLK | 37 | ||||
MIBSPI3NCS[2]/I2C_SDA/N2HET1[27] | 4 | ||||
MIBSPI3NCS[3]/I2C_SCL/N2HET1[29] | 3 | ||||
N2HET1[11]/MIBSPI3NCS[4]/N2HET2[18] | 6 | Pulldown | Programmable, 20 µA | MibSPI3 chip select, or GPIO | |
MIBSPI3NENA /MIBSPI3NCS[5]/N2HET1[31] | 54 | Pullup | Programmable, 20 µA | MibSPI3 chip select, or GPIO | |
MIBSPI3NENA/MIBSPI3NCS[5]/N2HET1[31] | 54 | MibSPI3 enable, or GPIO | |||
MIBSPI3SIMO[0] | 52 | MibSPI3 slave-in master-out, or GPIO | |||
MIBSPI3SOMI[0] | 51 | MibSPI3 slave-out master-in, or GPIO | |||
MIBSPI5CLK/MII_TXEN/RMII_TXEN | 100 | I/O | Pullup | Programmable, 20 µA | MibSPI5 clock, or GPIO |
MIBSPI5NCS[0] | 32 | MibSPI5 chip select, or GPIO | |||
MIBSPI5NENA/MII_RXD[3] | 97 | MibSPI5 enable, or GPIO | |||
MIBSPI5SIMO[0]/MII_TXD[1]/RMII_TXD[1] | 99 | MibSPI5 slave-in master-out, or GPIO | |||
MIBSPI5SOMI[0]/MII_TXD[0]/RMII_TXD[0] | 98 | MibSPI5 slave-out master-in, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
MIBSPI3NCS[1]/N2HET1[25]/MDCLK | 37 | Output | Pullup | Programmable, 20 µA | Serial clock output |
MIBSPI1NCS[2]/N2HET1[19]/MDIO | 40 | I/O | Pullup | Fixed 20-µA Pullup |
Serial data input/output |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
N2HET1[12]/MII_CRS/RMII_CRS_DV | 124 | Input | Pulldown | Fixed 20-µA Pulldown |
RMII carrier sense and data valid |
N2HET1[28]/MII_RX_CLK/RMII_REFCLK/MII_RX_AVCLK4 | 107 | RMII synchronous reference clock for receive, transmit and control interface | |||
AD1EVT/MII_RX_ER/RMII_RX_ER | 86 | RMII receive error | |||
N2HET1[24]/MIBSPI1NCS[5]/MII_RXD[0]/RMII_RXD[0] | 91 | RMII receive data | |||
N2HET1[26]/MII_RXD[1]/RMII_RXD[1] | 92 | ||||
MIBSPI5SOMI[0]/MII_TXD[0]/RMII_TXD[0] | 98 | Output | Pullup | None | RMII transmit data |
MIBSPI5SIMO[0]/MII_TXD[1]/RMII_TXD[1] | 99 | ||||
MIBSPI5CLK/MII_TXEN/RMII_TXEN | 100 | RMII transmit enable |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
MIBSPI1NCS[1]/N2HET1[17]/MII_COL | 130 | Input | Pullup | None | Collision detect |
N2HET1[12]/MII_CRS/RMII_CRS_DV | 124 | Pulldown | Fixed 20-µA Pulldown |
Carrier sense and receive valid | |
N2HET1[28]/MII_RX_CLK/RMII_REFCLK/MII_RX_AVCLK4 | 107 | I/O | Pulldown | None | MII output receive clock |
N2HET1[30]/MII_RX_DV | 127 | Input | Pulldown | Fixed 20-µA Pulldown |
Received data valid |
AD1EVT/MII_RX_ER/RMII_RX_ER | 86 | Receive error | |||
N2HET1[28]/MII_RX_CLK/RMII_REFCLK/MII_RX_AVCLK4 | 107 | I/O | Receive clock | ||
N2HET1[24]/MIBSPI1NCS[5]/MII_RXD[0]/RMII_RXD[0] | 91 | Input | Receive data | ||
N2HET1[26]/MII_RXD[1]/RMII_RXD[1] | 92 | ||||
MIBSPI1NENA/N2HET1[23]/MII_RXD[2] | 96 | Pullup | Fixed 20-µA Pulldown |
||
MIBSPI5NENA/MII_RXD[3] | 97 | ||||
N2HET1[10]/MII_TX_CLK/MII_TX_AVCLK4 | 118 | I/O | Pulldown | None | MII output transmit clock |
N2HET1[10]/MII_TX_CLK/MII_TX_AVCLK4 | 118 | Transmit clock | |||
MIBSPI5SOMI[0]/MII_TXD[0]/RMII_TXD[0] | 98 | Output | Pullup | None | Transmit data |
MIBSPI5SIMO[0]/MII_TXD[1]/RMII_TXD[1] | 99 | ||||
MIBSPI1NCS[0]/MIBSPI1SOMI[1]/MII_TXD[2] | 105 | ||||
N2HET1[8]/MIBSPI1SIMO[1]/MII_TXD[3] | 106 | Pulldown | None | ||
MIBSPI5CLK/MII_TXEN/RMII_TXEN | 100 | Pullup | None | Transmit enable |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
nPORRST | 46 | Input | Pulldown | Fixed 100-µA Pulldown |
Power-on reset, cold reset External power supply monitor circuitry must drive nPORRST low when any of the supplies to the microcontroller fall out of the specified range. This terminal has a glitch filter. See Section 6.8. |
nRST | 116 | I/O | Pullup | Fixed 100-µA Pullup |
System reset, warm reset, bidirectional. The internal circuitry indicates any reset condition by driving nRST low. The external circuitry can assert a system reset by driving nRST low. To ensure that an external reset is not arbitrarily generated, TI recommends that an external pullup resistor is connected to this terminal. This terminal has a glitch filter. See Section 6.8. |
nERROR | 117 | I/O | Pulldown | Fixed 20-µA Pulldown |
ESM Error Signal Indicates error of high severity. See Section 6.18. |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
OSCIN | 18 | Input | N/A | None | From external crystal/resonator, or external clock input |
KELVIN_GND | 19 | Input | Kelvin ground for oscillator | ||
OSCOUT | 20 | Output | To external crystal/resonator | ||
ECLK | 119 | I/O | Pulldown | Programmable, 20 µA | External prescaled clock output, or GIO. |
GIOA[5]/EXTCLKIN/N2HET1_PIN_nDIS | 14 | Input | Pulldown | 20 µA | External clock input #1 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
VCCP | 134 | 3.3-V Power | N/A | None | Flash pump supply |
FLTP1 | 7 | N/A | None | Flash test pads. These terminals are reserved for TI use only. For proper operation these terminals must connect only to a test pad or not be connected at all [no connect (NC)]. | |
FLTP2 | 8 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
VCC | 17 | 1.2-V Power | N/A | None | 1.2-V Core supply |
VCC | 29 | ||||
VCC | 45 | ||||
VCC | 48 | ||||
VCC | 49 | ||||
VCC | 57 | ||||
VCC | 87 | ||||
VCC | 101 | ||||
VCC | 114 | ||||
VCC | 123 | ||||
VCC | 137 | ||||
VCC | 143 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
VCCIO | 10 | 3.3-V Power | N/A | None | 3.3-V Operating supply for I/Os |
VCCIO | 26 | ||||
VCCIO | 42 | ||||
VCCIO | 104 | ||||
VCCIO | 120 | ||||
VCCIO | 136 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 144 PGE | ||||
VSS | 11 | Ground | N/A | None | Ground reference |
VSS | 21 | ||||
VSS | 27 | ||||
VSS | 28 | ||||
VSS | 43 | ||||
VSS | 44 | ||||
VSS | 47 | ||||
VSS | 50 | ||||
VSS | 56 | ||||
VSS | 88 | ||||
VSS | 102 | ||||
VSS | 103 | ||||
VSS | 115 | ||||
VSS | 121 | ||||
VSS | 122 | ||||
VSS | 135 | ||||
VSS | 138 | ||||
VSS | 144 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
ADREFHI(1) | V15 | Input | N/A | None | ADC high reference supply |
ADREFLO(1) | V16 | Input | ADC low reference supply | ||
VCCAD(1) | W15 | Power | Operating supply for ADC | ||
VSSAD | V19 | Ground | N/A | None | ADC supply power |
VSSAD | W16 | ||||
VSSAD | W18 | ||||
VSSAD | W19 | ||||
AD1EVT/MII_RX_ER/RMII_RX_ER | N19 | I/O | Pulldown | Programmable, 20 µA | ADC1 event trigger input, or GPIO |
MIBSPI3NCS[0]/AD2EVT/GIOB[2]/N2HET2_PIN_nDIS | V10 | I/O | Pullup | Programmable, 20 µA | ADC2 event trigger input, or GPIO |
AD1IN[0] | W14 | Input | N/A | None | ADC1 analog input |
AD1IN[1] | V17 | ||||
AD1IN[2] | V18 | ||||
AD1IN[3] | T17 | ||||
AD1IN[4] | U18 | ||||
AD1IN[5] | R17 | ||||
AD1IN[6] | T19 | ||||
AD1IN[7] | V14 | ||||
AD1IN[8] / AD2IN[8] | P18 | Input | N/A | None | ADC1/ADC2 shared analog inputs |
AD1IN[9] / AD2IN[9] | W17 | ||||
AD1IN[10] / AD2IN[10] | U17 | ||||
AD1IN[11] / AD2IN[11] | U19 | ||||
AD1IN[12] / AD2IN[12] | T16 | ||||
AD1IN[13] / AD2IN[13] | T18 | ||||
AD1IN[14] / AD2IN[14] | R18 | ||||
AD1IN[15] / AD2IN[15] | P19 | ||||
AD1IN[16] / AD2IN[0] | V13 | ||||
AD1IN[17] / AD2IN[1] | U13 | ||||
AD1IN[18] / AD2IN[2] | U14 | ||||
AD1IN[19] / AD2IN[3] | U16 | ||||
AD1IN[20] / AD2IN[4] | U15 | ||||
AD1IN[21] / AD2IN[5] | T15 | ||||
AD1IN[22] / AD2IN[6] | R19 | ||||
AD1IN[23] / AD2IN[7] | R16 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
CAN1RX | B10 | I/O | Pullup | Programmable, 20 µA | CAN1 receive, or GPIO |
CAN1TX | A10 | CAN1 transmit, or GPIO | |||
CAN2RX | H1 | CAN2 receive, or GPIO | |||
CAN2TX | H2 | CAN2 transmit, or GPIO | |||
CAN3RX | M19 | CAN3 receive, or GPIO | |||
CAN3TX | M18 | CAN3 transmit, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
LINRX | A7 | I/O | Pullup | Programmable, 20 µA | LIN receive, or GPIO |
LINTX | B7 | LIN transmit, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
N2HET1[6]/SCIRX | W3 | I/O | Pulldown | Programmable, 20 µA | SCI receive, or GPIO |
N2HET1[13]/SCITX | N2 | SCI transmit, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
MIBSPI3NCS[2]/I2C_SDA/N2HET1[27] | B2 | I/O | Pullup | Programmable, 20 µA | I2C serial data, or GPIO |
MIBSPI3NCS[3]/I2C_SCL/N2HET1[29] | C3 | I2C serial clock, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
SPI2CLK | E2 | I/O | Pullup | Programmable, 20 µA | SPI2 clock, or GPIO |
SPI2NCS[0] | N3 | SPI2 chip select, or GPIO | |||
SPI2NENA/SPI2NCS[1] | D3 | SPI2 chip select, or GPIO | |||
SPI2NENA/SPI2NCS[1] | D3 | SPI2 enable, or GPIO | |||
SPI2SIMO[0] | D1 | SPI2 slave-input master-output, or GPIO | |||
SPI2SOMI[0] | D2 | SPI2 slave-output master-input, or GPIO | |||
N2HET1[0]/SPI4CLK | K18 | I/O | Pulldown | Programmable, 20 µA | SPI4 clock, or GPIO |
N2HET1[3]/SPI4NCS[0]/N2HET2[10] | U1 | SPI4 chip select, or GPIO | |||
N2HET1[1]/SPI4NENA/N2HET2[8] | V2 | SPI4 enable, or GPIO | |||
N2HET1[2]/SPI4SIMO[0] | W5 | SPI4 slave-input master-output, or GPIO | |||
N2HET1[5]/SPI4SOMI[0]/N2HET2[12] | V6 | SPI4 slave-output master-input, or GPIO |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
MIBSPI1CLK | F18 | I/O | Pullup | Programmable, 20 µA | MibSPI1 clock, or GPIO |
MIBSPI1NCS[0]/MIBSPI1SOMI[1]/MII_TXD[2] | R2 | MibSPI1 chip select, or GPIO | |||
MIBSPI1NCS[1]/N2HET1[17]/MII_COL | F3 | ||||
MIBSPI1NCS[2]/N2HET1[19]/MDIO | G3 | ||||
MIBSPI1NCS[3]/N2HET1[21] | J3 | ||||
N2HET1[15]/MIBSPI1NCS[4] | N1 | Pulldown | Programmable, 20 µA | MibSPI1 chip select, or GPIO | |
N2HET1[24]/MIBSPI1NCS[5]/MII_RXD[0]/RMII_RXD[0] | P1 | ||||
MIBSPI1NENA/N2HET1[23]/MII_RXD[2] | G19 | Pullup | Programmable, 20 µA | MibSPI1 enable, or GPIO | |
MIBSPI1SIMO[0] | F19 | MibSPI1 slave-in master-out, or GPIO | |||
N2HET1[8]/MIBSPI1SIMO[1]/MII_TXD[3] | E18 | Pulldown | Programmable, 20 µA | MibSPI1 slave-in master-out, or GPIO | |
MIBSPI1SOMI[0] | G18 | Pullup | Programmable, 20 µA | MibSPI1 slave-out master-in, or GPIO | |
MIBSPI1NCS[0]/MIBSPI1SOMI[1]/MII_TXD[2] | R2 | ||||
MIBSPI3CLK | V9 | I/O | Pullup | Programmable, 20 µA | MibSPI3 clock, or GPIO |
MIBSPI3NCS[0]/AD2EVT/GIOB[2]/N2HET2_PIN_nDIS | V10 | MibSPI3 chip select, or GPIO | |||
MIBSPI3NCS[1]/N2HET1[25]/MDCLK | V5 | ||||
MIBSPI3NCS[2]/I2C_SDA/N2HET1[27] | B2 | ||||
MIBSPI3NCS[3]/I2C_SCL/N2HET1[29] | C3 | ||||
N2HET1[11]/MIBSPI3NCS[4]/N2HET2[18] | E3 | Pulldown | Programmable, 20 µA | MibSPI3 chip select, or GPIO | |
MIBSPI3NENA/MIBSPI3NCS[5]/N2HET1[31] | W9 | Pullup | Programmable, 20 µA | MibSPI3 chip select, or GPIO | |
MIBSPI3NENA/MIBSPI3NCS[5]/N2HET1[31] | W9 | MibSPI3 enable, or GPIO | |||
MIBSPI3SIMO[0] | W8 | MibSPI3 slave-in master-out, or GPIO | |||
MIBSPI3SOMI[0] | V8 | MibSPI3 slave-out master-in, or GPIO | |||
MIBSPI5CLK/DMM_DATA[4]/MII_TXEN/RMII_TXEN | H19 | I/O | Pullup | Programmable, 20 µA | MibSPI5 clock, or GPIO |
MIBSPI5NCS[0]/DMM_DATA[5] | E19 | MibSPI5 chip select, or GPIO | |||
MIBSPI5NCS[1]/DMM_DATA[6] | B6 | ||||
MIBSPI5NCS[2]/DMM_DATA[2] | W6 | ||||
MIBSPI5NCS[3]/DMM_DATA[3] | T12 | ||||
MIBSPI5NENA/DMM_DATA[7]/MII_RXD[3] | H18 | MibSPI5 enable, or GPIO | |||
MIBSPI5SIMO[0]/DMM_DATA[8]/MII_TXD[1]/RMII_TXD[1] | J19 | MibSPI5 slave-in master-out, or GPIO | |||
MIBSPI5SIMO[1]/DMM_DATA[9] | E16 | ||||
MIBSPI5SIMO[2]/DMM_DATA[10] | H17 | ||||
MIBSPI5SIMO[3]/DMM_DATA[11] | G17 | ||||
MIBSPI5SOMI[0]/DMM_DATA[12]/MII_TXD[0]/RMII_TXD[0] | J18 | ||||
MIBSPI5SOMI[1]/DMM_DATA[13] | E17 | ||||
MIBSPI5SOMI[2]/DMM_DATA[14] | H16 | ||||
MIBSPI5SOMI[3]/DMM_DATA[15] | G16 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
MIBSPI3NCS[1]/N2HET1[25]/MDCLK | V5 | Output | Pullup | None | Serial clock output |
MIBSPI1NCS[2]/N2HET1[19]/MDIO | G3 | I/O | Pullup | Fixed, 20 µA | Serial data input/output |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
EMIF_CKE | L3 | Output | Pulldown | None | EMIF Clock Enable |
EMIF_CLK | K3 | I/O | None | EMIF clock. This is an output signal in functional mode. It is gated off by default, so that the signal is tri-stated. PINMUX29[8] must be cleared to enable this output. | |
ETMDATA[13]/EMIF_nOE | E12 | Pulldown | None | EMIF Output Enable | |
EMIF_nWAIT | P3 | I/O | Pullup | Fixed 20-µA Pullup |
EMIF Extended Wait Signal |
EMIF_nWE | D17 | Output | Pullup | None | EMIF Write Enable. |
EMIF_nCAS | R4 | Output | EMIF column address strobe | ||
EMIF_nRAS | R3 | Output | EMIF row address strobe | ||
EMIF_nCS[0]/RTP_DATA[15]/N2HET2[7] | N17 | Output | Pulldown | EMIF chip select, SDRAM | |
EMIF_nCS[2] | L17 | Output | Pullup | EMIF chip selects, asynchronous This applies to chip selects 2, 3, and 4 |
|
EMIF_nCS[3]/RTP_DATA[14]/N2HET2[9] | K17 | Output | Pulldown | ||
EMIF_nCS[4]/RTP_DATA[7] | M17 | Output | Pullup | ||
ETMDATA[15]/EMIF_nDQM[0] | E10 | Output | Pulldown | EMIF Data Mask or Write Strobe. Data mask for SDRAM devices, write strobe for connected asynchronous devices. |
|
ETMDATA[14]/EMIF_nDQM[1] | E11 | Output | |||
ETMDATA[12]/EMIF_BA[0] | E13 | Output | EMIF bank address or address line | ||
EMIF_BA[1]/N2HET2[5] | D16 | Output | EMIF bank address or address line | ||
EMIF_ADDR[0]/N2HET2[1] | D4 | Output | EMIF address | ||
EMIF_ADDR[1]/N2HET2[3] | D5 | Output | |||
ETMDATA[11]/EMIF_ADDR[2] | E6 | Output | |||
ETMDATA[10]/EMIF_ADDR[3] | E7 | Output | |||
ETMDATA[9]/EMIF_ADDR[4] | E8 | Output | |||
ETMDATA[8]/EMIF_ADDR[5] | E9 | Output | |||
EMIF_ADDR[6]/RTP_DATA[13]/N2HET2[11] | C4 | Output | |||
EMIF_ADDR[7]/RTP_DATA[12]/N2HET2[13] | C5 | Output | |||
EMIF_ADDR[8]/RTP_DATA[11]/N2HET2[15] | C6 | Output | |||
EMIF_ADDR[9]/RTP_DATA[10] | C7 | Output | |||
EMIF_ADDR[10]/RTP_DATA[9] | C8 | Output | |||
EMIF_ADDR[11]/RTP_DATA[8] | C9 | Output | |||
EMIF_ADDR[12]/RTP_DATA[6] | C10 | Output | |||
EMIF_ADDR[13]/RTP_DATA[5] | C11 | Output | |||
EMIF_ADDR[14]/RTP_DATA[4] | C12 | Output | |||
EMIF_ADDR[15]/RTP_DATA[3] | C13 | Output | |||
EMIF_ADDR[16]/RTP_DATA[2] | D14 | Output | |||
EMIF_ADDR[17]/RTP_DATA[1] | C14 | Output | Pulldown | ||
EMIF_ADDR[18]/RTP_DATA[0] | D15 | Output | |||
EMIF_ADDR[19]/RTP_nENA | C15 | Output | |||
EMIF_ADDR[20]/RTP_nSYNC | C16 | Output | |||
EMIF_ADDR[21]/RTP_CLK | C17 | Output | |||
ETMDATA[16]/EMIF_DATA[0] | K15 | I/O | Pulldown | Fixed 20-µA Pullup |
EMIF Data |
ETMDATA[17]/EMIF_DATA[1] | L15 | I/O | |||
ETMDATA[18]/EMIF_DATA[2] | M15 | I/O | |||
ETMDATA[19]/EMIF_DATA[3] | N15 | I/O | |||
ETMDATA[20]/EMIF_DATA[4] | E5 | I/O | |||
ETMDATA[21]/EMIF_DATA[5] | F5 | I/O | |||
ETMDATA[22]/EMIF_DATA[6] | G5 | I/O | |||
ETMDATA[23]/EMIF_DATA[7] | K5 | I/O | |||
ETMDATA[24]/EMIF_DATA[8] | L5 | I/O | |||
ETMDATA[25]/EMIF_DATA[9] | M5 | I/O | |||
ETMDATA[26]/EMIF_DATA[10] | N5 | I/O | |||
ETMDATA[27]/EMIF_DATA[11] | P5 | I/O | |||
ETMDATA[28]/EMIF_DATA[12] | R5 | I/O | |||
ETMDATA[29]/EMIF_DATA[13] | R6 | I/O | |||
ETMDATA[30]/EMIF_DATA[14] | R7 | I/O | |||
ETMDATA[31]/EMIF_DATA[15] | R8 | I/O |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
ETMTRACECLKIN/EXTCLKIN2 | R9 | Input | Pulldown | Fixed 20-µA Pullup |
ETM Trace Clock Input |
ETMTRACECLKOUT | R10 | Output | Pulldown | None | ETM Trace Clock Output |
ETMTRACECTL | R11 | ETM trace control | |||
ETMDATA[0] | R12 | ETM data | |||
ETMDATA[1] | R13 | ||||
ETMDATA[2] | J15 | ||||
ETMDATA[3] | H15 | ||||
ETMDATA[4] | G15 | ||||
ETMDATA[5] | F15 | ||||
ETMDATA[6] | E15 | ||||
ETMDATA[7] | E14 | ||||
ETMDATA[8]/EMIF_ADDR[5] | E9 | ||||
ETMDATA[9]/EMIF_ADDR[4] | E8 | ||||
ETMDATA[10]/EMIF_ADDR[3] | E7 | ||||
ETMDATA[11]/EMIF_ADDR[2] | E6 | ||||
ETMDATA[12]/EMIF_BA[0] | E13 | ||||
ETMDATA[13]/EMIF_nOE | E12 | ||||
ETMDATA[14]/EMIF_nDQM[1] | E11 | ||||
ETMDATA[15]/EMIF_nDQM[0] | E10 | ||||
ETMDATA[16]/EMIF_DATA[0] | K15 | ||||
ETMDATA[17]/EMIF_DATA[1] | L15 | ||||
ETMDATA[18]/EMIF_DATA[2] | M15 | ||||
ETMDATA[19]/EMIF_DATA[3] | N15 | ||||
ETMDATA[20]/EMIF_DATA[4] | E5 | ||||
ETMDATA[21]/EMIF_DATA[5] | F5 | ||||
ETMDATA[22]/EMIF_DATA[6] | G5 | ||||
ETMDATA[23]/EMIF_DATA[7] | K5 | ||||
ETMDATA[24]/EMIF_DATA[8] | L5 | ||||
ETMDATA[25]/EMIF_DATA[9] | M5 | ||||
ETMDATA[26]/EMIF_DATA[10] | N5 | ||||
ETMDATA[27]/EMIF_DATA[11] | P5 | ||||
ETMDATA[28]/EMIF_DATA[12] | R5 | ||||
ETMDATA[29]/EMIF_DATA[13] | R6 | ||||
ETMDATA[30]/EMIF_DATA[14] | R7 | ||||
ETMDATA[31]/EMIF_DATA[15] | R8 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
EMIF_ADDR[21]/RTP_CLK | C17 | I/O | Pulldown | Programmable, 20 µA | RTP packet clock, or GPIO |
EMIF_ADDR[19]/RTP_nENA | C15 | I/O | RTP packet handshake, or GPIO | ||
EMIF_ADDR[20]/RTP_nSYNC | C16 | I/O | RTP synchronization, or GPIO | ||
EMIF_ADDR[18]/RTP_DATA[0] | D15 | I/O | RTP packet data, or GPIO | ||
EMIF_ADDR[17]/RTP_DATA[1] | C14 | ||||
EMIF_ADDR[16]/RTP_DATA[2] | D14 | ||||
EMIF_ADDR[15]/RTP_DATA[3] | C13 | ||||
EMIF_ADDR[14]/RTP_DATA[4] | C12 | ||||
EMIF_ADDR[13]/RTP_DATA[5] | C11 | ||||
EMIF_ADDR[12]/RTP_DATA[6] | C10 | ||||
EMIF_nCS[4]/RTP_DATA[7] | M17 | Pullup | Programmable, 20 µA | ||
EMIF_ADDR[11]/RTP_DATA[8] | C9 | Pulldown | Programmable, 20 µA | ||
EMIF_ADDR[10]/RTP_DATA[9] | C8 | ||||
EMIF_ADDR[9]/RTP_DATA[10] | C7 | ||||
EMIF_ADDR[8]/RTP_DATA[11]/N2HET2[15] | C6 | ||||
EMIF_ADDR[7]/RTP_DATA[12]/N2HET2[13] | C5 | ||||
EMIF_ADDR[6]/RTP_DATA[13]/N2HET2[11] | C4 | ||||
EMIF_nCS[0]/RTP_DATA[15]/N2HET2[7] | N17 | ||||
EMIF_nCS[3]/RTP_DATA[14]/N2HET2[9] | K17 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
DMM_CLK | F17 | I/O | Pullup | Programmable, 20 µA | DMM clock, or GPIO |
DMM_nENA | F16 | DMM handshake, or GPIO | |||
DMM_SYNC | J16 | DMM synchronization, or GPIO | |||
DMM_DATA[0] | L19 | DMM data, or GPIO | |||
DMM_DATA[1] | L18 | ||||
MIBSPI5NCS[2]/DMM_DATA[2] | W6 | ||||
MIBSPI5NCS[3]/DMM_DATA[3] | T12 | ||||
MIBSPI5CLK/DMM_DATA[4]/MII_TXEN/RMII_TXEN | H19 | ||||
MIBSPI5NCS[0]/DMM_DATA[5] | E19 | ||||
MIBSPI5NCS[1]/DMM_DATA[6] | B6 | ||||
MIBSPI5NENA/DMM_DATA[7]/MII_RXD[3] | H18 | ||||
MIBSPI5SIMO[0]/DMM_DATA[8]/MII_TXD[1]/RMII_TXD[1] | J19 | ||||
MIBSPI5SIMO[1]/DMM_DATA[9] | E16 | ||||
MIBSPI5SIMO[2]/DMM_DATA[10] | H17 | ||||
MIBSPI5SIMO[3]/DMM_DATA[11] | G17 | ||||
MIBSPI5SOMI[0]/DMM_DATA[12]/MII_TXD[0]/RMII_TXD[0] | J18 | ||||
MIBSPI5SOMI[1]/DMM_DATA[13] | E17 | ||||
MIBSPI5SOMI[2]/DMM_DATA[14] | H16 | ||||
MIBSPI5SOMI[3]/DMM_DATA[15] | G16 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
nPORRST | W7 | Input | Pulldown | Fixed 100-µA Pulldown |
Power-on reset, cold reset External power supply monitor circuitry must drive nPORRST low when any of the supplies to the microcontroller fall out of the specified range. This terminal has a glitch filter. See Section 6.8. |
nRST | B17 | I/O | Pullup | Fixed 100-µA Pullup |
System reset, warm reset, bidirectional. The internal circuitry indicates any reset condition by driving nRST low. The external circuitry can assert a system reset by driving nRST low. To ensure that an external reset is not arbitrarily generated, TI recommends that an external pullup resistor is connected to this terminal. This terminal has a glitch filter. See Section 6.8. |
nERROR | B14 | I/O | Pulldown | Fixed 20-µA Pulldown |
ESM Error Signal Indicates error of high severity. See Section 6.18. |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
OSCIN | K1 | Input | N/A | None | From external crystal/resonator, or external clock input |
KELVIN_GND | L2 | Input | Kelvin ground for oscillator | ||
OSCOUT | L1 | Output | To external crystal/resonator | ||
ECLK | A12 | I/O | Pulldown | Programmable, 20 µA | External prescaled clock output, or GIO. |
GIOA[5]/EXTCLKIN/N2HET1_PIN_nDIS | B5 | Input | Pulldown | Fixed 20-µA Pulldown |
External clock input #1 |
ETMTRACECLKIN/EXTCLKIN2 | R9 | Input | External clock input #2 | ||
VCCPLL | P11 | 1.2-V Power | N/A | None | Dedicated core supply for PLLs |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
VCCP | F8 | 3.3-V Power | N/A | None | Flash pump supply |
FLTP1 | J5 | – | N/A | None | Flash test pads. These terminals are reserved for TI use only. For proper operation these terminals must connect only to a test pad or not be connected at all [no connect (NC)]. |
FLTP2 | H5 |
TERMINAL | SIGNAL TYPE | RESET PULL STATE | PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
NC | D6 | – | N/A | None | No Connects. These balls are not connected to any internal logic and can be connected to the PCB ground without affecting the functionality of the device. |
NC | D7 | – | N/A | None | |
NC | D8 | – | N/A | None | |
NC | D9 | – | N/A | None | |
NC | D10 | – | N/A | None | |
NC | D11 | – | N/A | None | |
NC | D12 | – | N/A | None | |
NC | D13 | – | N/A | None | |
NC | E4 | – | N/A | None | |
NC | F4 | – | N/A | None | |
NC | G4 | – | N/A | None | |
NC | K4 | – | N/A | None | |
NC | K16 | – | N/A | None | |
NC | L4 | – | N/A | None | |
NC | L16 | – | N/A | None | |
NC | M4 | – | N/A | None | |
NC | M16 | – | N/A | None | |
NC | N4 | – | N/A | None | |
NC | N16 | – | N/A | None | |
NC | N18 | – | N/A | None | |
NC | P4 | – | N/A | None | |
NC | P15 | – | N/A | None | |
NC | P16 | – | N/A | None | |
NC | P17 | – | N/A | None | |
NC | R1 | – | N/A | None | |
NC | R14 | – | N/A | None | |
NC | R15 | – | N/A | None | |
NC | T2 | – | N/A | None | |
NC | T3 | – | N/A | None | |
NC | T4 | – | N/A | None | |
NC | T5 | – | N/A | None | |
NC | T6 | – | N/A | None | |
NC | T7 | – | N/A | None | |
NC | T8 | – | N/A | None | |
NC | T9 | – | N/A | None | |
NC | T10 | – | N/A | None | |
NC | T11 | – | N/A | None | |
NC | T13 | – | N/A | None | |
NC | T14 | – | N/A | None | |
NC | U3 | – | N/A | None | |
NC | U4 | – | N/A | None | |
NC | U5 | – | N/A | None | No Connects. These balls are not connected to any internal logic and can be connected to the PCB ground without affecting the functionality of the device. |
NC | U6 | – | N/A | None | |
NC | U7 | – | N/A | None | |
NC | U8 | – | N/A | None | |
NC | U9 | – | N/A | None | |
NC | U10 | – | N/A | None | |
NC | U11 | – | N/A | None | |
NC | U12 | – | N/A | None | |
NC | V3 | – | N/A | None | |
NC | V4 | – | N/A | None | |
NC | V11 | – | N/A | None | |
NC | V12 | – | N/A | None | |
NC | W4 | – | N/A | None | |
NC | W11 | – | N/A | None | |
NC | W12 | – | N/A | None | |
NC | W13 | – | N/A | None |
TERMINAL | SIGNAL TYPE | RESET PULL STATE | PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
VCC | F9 | 1.2-V Power | N/A | None | Core supply |
VCC | F10 | ||||
VCC | H10 | ||||
VCC | J14 | ||||
VCC | K6 | ||||
VCC | K8 | ||||
VCC | K12 | ||||
VCC | K14 | ||||
VCC | L6 | ||||
VCC | M10 | ||||
VCC | P10 |
TERMINAL | SIGNAL TYPE | RESET PULL STATE | PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
VCCIO | F6 | 3.3-V Power | N/A | None | Operating supply for I/Os |
VCCIO | F7 | ||||
VCCIO | F11 | ||||
VCCIO | F12 | ||||
VCCIO | F13 | ||||
VCCIO | F14 | ||||
VCCIO | G6 | ||||
VCCIO | G14 | ||||
VCCIO | H6 | ||||
VCCIO | H14 | ||||
VCCIO | J6 | ||||
VCCIO | L14 | ||||
VCCIO | M6 | ||||
VCCIO | M14 | ||||
VCCIO | N6 | ||||
VCCIO | N14 | ||||
VCCIO | P6 | ||||
VCCIO | P7 | ||||
VCCIO | P8 | ||||
VCCIO | P9 | ||||
VCCIO | P12 | ||||
VCCIO | P13 | ||||
VCCIO | P14 |
TERMINAL | SIGNAL TYPE |
RESET PULL STATE |
PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 337 ZWT | ||||
VSS | A1 | Ground | N/A | None | Ground reference |
VSS | A2 | ||||
VSS | A18 | ||||
VSS | A19 | ||||
VSS | B1 | ||||
VSS | B19 | ||||
VSS | H8 | ||||
VSS | H9 | ||||
VSS | H11 | ||||
VSS | H12 | ||||
VSS | J8 | ||||
VSS | J9 | ||||
VSS | J10 | ||||
VSS | J11 | ||||
VSS | J12 | ||||
VSS | K9 | ||||
VSS | K10 | ||||
VSS | K11 | ||||
VSS | L8 | ||||
VSS | L9 | ||||
VSS | L10 | ||||
VSS | L11 | ||||
VSS | L12 | ||||
VSS | M8 | ||||
VSS | M9 | ||||
VSS | M11 | ||||
VSS | M12 | ||||
VSS | V1 | ||||
VSS | W1 | ||||
VSS | W2 |