SCAS531D August   1995  – July 2024 SN54ACT11 , SN74ACT11

PRODUCTION DATA  

  1.   1
  2. Features
  3. Description
  4. Pin Configuration and Functions
  5. Specifications
    1. 4.1 Absolute Maximum Ratings
    2. 4.2 Recommended Operating Conditions
    3. 4.3 Thermal Information
    4. 4.4 Electrical Characteristics
    5. 4.5 Switching Characteristics
    6. 4.6 Operating Characteristics
  6. Parameter Measurement Information
  7. Detailed Description
    1. 6.1 Functional Block Diagram
    2. 6.2 Device Functional Modes
  8. Application and Implementation
    1. 7.1 Power Supply Recommendations
    2. 7.2 Layout
      1. 7.2.1 Layout Guidelines
  9. Device and Documentation Support
    1. 8.1 Documentation Support (Analog)
      1. 8.1.1 Related Links
    2. 8.2 Receiving Notification of Documentation Updates
    3. 8.3 Support Resources
    4. 8.4 Trademarks
    5. 8.5 Electrostatic Discharge Caution
    6. 8.6 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • FK|20
  • W|14
サーマルパッド・メカニカル・データ
発注情報

Description

The 'ACT11 devices contain three independent 3-input AND gates. These devices perform the Boolean function Y = A • B • C or Y = A + B + C in positive logic.

Device Information
PART NUMBERPACKAGE(1)PACKAGE SIZE(2)BODY SIZE(3)
SNx4ACT11 DB (SSOP, 14)6.2mm x 7.8mm6.2mm x 5.3mm
D (SOIC, 14)8.65mm x 6mm8.65 mm x 3.9mm
N (PDIP, 14)19.3mm x 9.4mm19.3mm x 6.3 mm
PW (TSSOP, 14)5mm x 6.4mm5mm x 4.4mm
W (CFP , 14) 9.21mm x 9mm 9.21mm x 6.28mm
FK, (LCCC , 14) 8.9mm x 8.9mm 8.9mm x 8.9mm
For more information, see Section 10.
The package size (length × width) is a nominal value and includes pins, where applicable.
The body size (length × width) is a nominal value and does not include pins.
SN54ACT11 SN74ACT11 Logic Diagram, Each Gate (Positive
                        Logic)Logic Diagram, Each Gate (Positive Logic)