JAJSCS2B July 2016 – June 2018 SN65DSI85-Q1
PRODUCTION DATA.
The SN65DSI85-Q1 local I2C interface is enabled when EN is input high, access to the CSR registers is supported during ultra-low power state (ULPS). The SCL and SDA pins are used for I2C clock and I2C data respectively. The SN65DSI85-Q1 I2C interface conforms to the two-wire serial interface defined by the I2C Bus Specification, Version 2.1 (January 2000), and supports fast mode transfers up to 400 kbps.
The device address byte is the first byte received following the START condition from the master device. The 7 bit device address for SN65DSI85-Q1 device is factory preset to 010110X with the least significant bit being determined by the ADDR control input. Table 6 clarifies the SN65DSI85-Q1 target address.