JAJSCS2B July 2016 – June 2018 SN65DSI85-Q1
PRODUCTION DATA.
Address 0xE6 is shown in Figure 66 and described in Table 55.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHB_SYNCH_ERR | CHB_CRC_ERR | CHB_UNC_ECC_ERR | CHB_COR_ECC_ERR | CHB_LLP_ERR | CHB_SOT_BIT_ERR | Reserved | |
R/W1C-0 | R/W1C-0 | R/W1C-0 | R/W1C-0 | R/W1C-0 | R/W1C-0 |
LEGEND: R/W = Read/Write; R = Read only; W = Write only (reads return undetermined values); R/W1C = Read and Write 1 to Clear |
BIT | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
7 | CHB_SYNCH_ERR | R/W1C | 0 | This bit is set when the DSI channel B packet processor detects an HS or VS synchronization error, that is, an unexpected sync packet.
This bit is cleared by writing a 1 value. |
6 | CHB_CRC_ERR | R/W1C | 0 | This bit is set when the DSI channel B packet processor detects a data stream CRC error.
This bit is cleared by writing a 1 value. |
5 | CHB_UNC_ECC_ERR | R/W1C | 0 | This bit is set when the DSI channel B packet processor detects an uncorrectable ECC error.
This bit is cleared by writing a 1 value. |
4 | CHB_COR_ECC_ERR | R/W1C | 0 | This bit is set when the DSI channel B packet processor detects a correctable ECC error.
This bit is cleared by writing a 1 value. |
3 | CHB_LLP_ERR | R/W1C | 0 | This bit is set when the DSI channel B packet processor detects a low level protocol error.
This bit is cleared by writing a 1 value. Low level protocol errors include SoT and EoT sync errors, Escape Mode entry command errors, LP transmission sync errors, and false control errors. Lane merge errors are reported by this status condition. |
2 | CHB_SOT_BIT_ERR | R/W1C | 0 | This bit is set when the DSI channel B packet processor detects an SoT leader sequence bit error.
This bit is cleared by writing a 1 value. |
1-0 | Reserved | Reserved |