JAJSKC0R
March 1996 – January 2024
SN74AHC1G08
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Switching Characteristics, VCC = 3.3 V ± 0.3 V
5.7
Switching Characteristics, VCC = 5 V ± 0.5 V
5.8
Operating Characteristics
5.9
Typical Characteristics
6
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.4
Device Functional Modes
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.1.1
Layout Example
9
Device and Documentation Support
9.1
Documentation Support (Analog)
9.1.1
Related Documentation
9.2
ドキュメントの更新通知を受け取る方法
9.3
サポート・リソース
9.4
Trademarks
9.5
静電気放電に関する注意事項
9.6
用語集
10
Revision History
11
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
DBV|5
DCK|5
DRL|5
サーマルパッド・メカニカル・データ
発注情報
jajskc0r_oa
jajskc0r_pm
8.2.2
Detailed Design Procedure
Recommended input conditions:
For rise time and fall time specifications, see Δt/Δv in the
Section 5.3
table.
For specified high and low levels, see V
IH
and V
IL
in the
Section 5.3
table.
Inputs and outputs are overvoltage tolerant and can therefore go as high as 5.5 V at any valid V
CC
.
Recommended output conditions:
Load currents should not exceed ±50 mA.
Frequency selection criterion:
The effects of frequency upon the device's power consumption should be studied in
CMOS Power Consumption and CPD Calculation
,
SCAA035
.
Added trace resistance and capacitance can reduce maximum frequency capability; follow the layout practices listed in the
Section 8.4
section.