JAJSEN7E December   2017  – December 2023 SN74AXC1T45

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Switching Characteristics
    7. 5.7 Operating Characteristics: TA = 25°C
    8. 5.8 Typical Characteristics
  7. Parameter Measurement Information
    1. 6.1 Load Circuit and Voltage Waveforms
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Fully Configurable Dual-Rail Design Allows Each Port to Operate Over the Full 0.65-V to 3.6-V Power-Supply Range
      2. 7.3.2 I/Os with Integrated Static Pull-Down Resistors
      3. 7.3.3 Support High-Speed Translation
      4. 7.3.4 Ioff Supports Partial-Power-Down Mode Operation
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Enable Times
    2. 8.2 Typical Applications
      1. 8.2.1 Unidirectional Logic Level-Shifting Application
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
        3. 8.2.1.3 Application Curve
      2. 8.2.2 Bidirectional Logic Level-Shifting Application
        1. 8.2.2.1 Design Requirements
        2. 8.2.2.2 Detailed Design Procedure
        3. 8.2.2.3 Application Curve
    3. 8.3 Power Supply Recommendations
      1. 8.3.1 Power-Up Considerations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 ドキュメントの更新通知を受け取る方法
    3. 9.3 サポート・リソース
    4. 9.4 Trademarks
    5. 9.5 静電気放電に関する注意事項
    6. 9.6 用語集
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Revision History

Changes from Revision D (October 2021) to Revision E (December 2023)

  • Added the I/Os with Integrated Static Pull-Down Resistors sectionGo

Changes from Revision C (September 2020) to Revision D (October 2021)

  • Updated the Pin Configuration and Functions section to include DRL and DEA packagesGo

Changes from Revision B (June 2018) to Revision C (September 2020)

  • 文書全体にわたって表、図、相互参照の採番方法を更新Go
  • すべての表を最新の 3D 表形式に更新Go
  • Updated ICCA, ICCB, and ICCA + ICCB to reflect updated performance of device.Go

Changes from Revision A (April 2018) to Revision B (June 2018)

  • アクティブなパッケージ オプションとして DEA と DTQ を追加Go
  • 製品ステータスを量産混合から量産データに変更Go

Changes from Revision * (December 2017) to Revision A (April 2018)

  • Added pinout drawing for DEA package Go
  • Added pinout drawing for DTQ package Go