JAJSN39A
October 2021 – December 2021
SN74HCT595-Q1
PRODUCTION DATA
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Characteristics
6.7
Switching Characteristics
14
6.8
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Functional Block Diagram
8.2
Feature Description
8.2.1
Balanced CMOS 3-State Outputs
8.2.2
Balanced CMOS Push-Pull Outputs
8.2.3
TTL-Compatible CMOS Inputs
8.2.4
Latching Logic
8.2.5
Clamp Diode Structure
8.3
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.1.1
Power Considerations
9.2.1.2
Input Considerations
9.2.1.3
Output Considerations
9.2.2
Detailed Design Procedure
9.2.3
Application Curve
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
Receiving Notification of Documentation Updates
12.3
サポート・リソース
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
PW|16
MPDS361A
サーマルパッド・メカニカル・データ
発注情報
jajsn39a_oa
jajsn39a_pm
6.8
Typical Characteristics
T
A
= 25°C
Figure 6-2
Typical Output Voltage in the High State (V
OH
)
Figure 6-3
Typical Output Voltage in the Low State (V
OL
)