JAJSQO3
june 2023
SN74LV6T17-Q1
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Noise Characteristics
7
Typical Characteristics
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
平衡な CMOS プッシュプル出力
9.3.2
Clamp Diode Structure
9.3.3
CMOS Schmitt-Trigger Inputs
9.3.4
LVxT Enhanced Input Voltage
9.3.4.1
Down Translation
9.3.4.2
Up Translation
9.3.5
Wettable Flanks
9.4
Device Functional Modes
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.1.1
Power Considerations
10.2.1.2
Input Considerations
10.2.1.3
Output Considerations
10.2.2
Detailed Design Procedure
10.2.3
Application Curves
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
ドキュメントの更新通知を受け取る方法
12.3
サポート・リソース
12.4
Trademarks
12.5
静電気放電に関する注意事項
12.6
用語集
13
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
PW|14
MPDS360A
BQA|14
MPQF538A
サーマルパッド・メカニカル・データ
BQA|14
QFND687
発注情報
jajsqo3_oa
9.2
Functional Block Diagram