SCES222Q April 1999 – June 2017 SN74LVC1G86
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The SN74LVC1G86 device performs the Boolean function Y = AB + AB in positive logic. This single 2-input exclusive-OR gate is designed for 1.65-V to 5.5-V VCC operation.
If the input is low, the other input is reproduced in true form at the output. If the input is high, the signal on the other input is reproduced inverted at the output. This device has low power consumption with maximum tpd of 4 ns at 3.3 V and 15-pF capacitive load. The maximum output drive is ±32-mA at 4.5 V and ±24-mA at 3.3 V.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current back flow through the device when it is powered down.
PART NUMBER | PACKAGE | BODY SIZE (NOM) |
---|---|---|
SN74LVC1G86DBV | SOT-23 (5) | 2.90 mm × 1.60 mm |
SN74LVC1G86DCK | SC70 (5) | 2.00 mm × 1.25 mm |
SN74LVC1G86DRL | SOT (5) | 1.60 mm × 1.20 mm |
SN74LVC1G86YZP | DSBGA (5) | 1.44 mm × 0.94 mm |