JAJSKB1N December   2003  – June 2024 SN74LVC1T45

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics
    6. 5.6  Switching Characteristics (VCCA = 1.8V ± 0.15V)
    7. 5.7  Switching Characteristics (VCCA = 2.5V ± 0.2V)
    8. 5.8  Switching Characteristics (VCCA = 3.3V ± 0.3V)
    9. 5.9  Switching Characteristics (VCCA = 5V ±0.5V)
    10. 5.10 Operating Characteristics
    11. 5.11 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Fully Configurable Dual-Rail Design Allows Each Port to Operate Over the Full 1.65V to 5.5V Power-Supply Range
      2. 7.3.2 Support High Speed Translation
      3. 7.3.3 Ioff Supports Partial Power-Down Mode Operation
      4. 7.3.4 Balanced High-Drive CMOS Push-Pull Outputs
      5. 7.3.5 Glitch-Free Power Supply Sequencing
      6. 7.3.6 Vcc Isolation
    4. 7.4 Device Functional Modes
  9. Applications and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Unidirectional Logic Level-Shifting Application
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
        3. 8.2.1.3 Application Curve
      2. 8.2.2 Bidirectional Logic Level-Shifting Application
        1. 8.2.2.1 Design Requirements
        2. 8.2.2.2 Detailed Design Procedure
          1. 8.2.2.2.1 Enable Times
        3. 8.2.2.3 Application Curve
    3.     42
    4. 8.3 Power Supply Recommendations
    5. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 ドキュメントの更新通知を受け取る方法
    3. 9.3 サポート・リソース
    4. 9.4 Trademarks
    5. 9.5 静電気放電に関する注意事項
    6. 9.6 用語集
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Recommended Operating Conditions

See (1)(2)(3)
VCCIVCCOMINMAXUNIT
VCCASupply voltage1.655.5V
VCCB1.655.5
VIHHigh-level
input voltage
Data inputs(4)1.65 o 1.95VVCCI × 0.65V
2.3 to 2.7V1.7
3 to 3.6V2
4.5 to 5.5VVCCI × 0.7
VILLow-level
input voltage
Data inputs(4)1.65 o 1.95VVCCI × 0.35V
2.3 to 2.7V0.7
3 to 3.6V0.8
4.5 to 5.5VVCCI × 0.3
VIHHigh-level
input voltage
DIR
(referenced to VCCA)(5)
1.65 to 1.95VVCCA × 0.65V
2.3 to 2.7V1.7
3 to 3.6V2
4.5 to 5.5VVCCA × 0.7
VILLow-level
input voltage
DIR
(referenced to VCCA)(5)
1.65 to 1.95VVCCA × 0.35V
2.3 to 2.7V0.7
3 to 3.6V0.8
4.5 to 5.5VVCCA × 0.3
VIInput voltage05.5V
VOOutput voltage0VCCOV
IOHHigh-level output current1.65 to 1.95V–4mA
2.3 to 2.7V–8
3 to 3.6V–24
4.5 to 5.5V–32
IOLLow-level output current1.65 to 1.95V4mA
2.3 to 2.7V8
3 to 3.6V24
4.5 to 5.5V32
Δt/ΔvInput transition
rise or fall rate
Data inputs1.65 to 1.95V20ns/V
2.3 to 2.7V20
3 to 3.6V10
4.5 to 5.5V5
Control inputs1.65 to 5.5V5
TAOperating free-air temperature–4085°C
VCCI is the VCC associated with the input port.
VCCO is the VCC associated with the output port.
All unused data inputs of the device must be held at VCCI or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.
For VCCI values not specified in the data sheet, VIH min = VCCI × 0.7V, VIL max = VCCI × 0.3V.
For VCCI values not specified in the data sheet, VIH min = VCCA × 0.7V, VIL max = VCCA × 0.3V.