JAJSK06E
March 2004 – October 2020
SN74LVC2G08-Q1
PRODUCTION DATA
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Operating Characteristics
7
Typical Characteristics
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Balanced CMOS Push-Pull Outputs
9.3.2
Standard CMOS Inputs
9.3.3
Clamp Diode Structure
9.3.4
Partial Power Down (Ioff)
9.4
Device Functional Modes
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.1.1
Detailed Design Procedure
11
Application Curves
12
Power Supply Recommendations
13
Layout
13.1
Layout Guidelines
13.2
Layout Example
14
Device and Documentation Support
14.1
Receiving Notification of Documentation Updates
14.2
Support Resources
14.3
Trademarks
14.4
Glossary
14.5
Electrostatic Discharge Caution
15
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
DCU|8
DCT|8
サーマルパッド・メカニカル・データ
発注情報
jajsk06e_oa
jajsk06e_pm