JAJST67 January 2024 TAC5112-Q1
ADVANCE INFORMATION
The device integrates a built-in, low-noise microphone bias pin that can be used in the system for biasing electret-condenser microphones or providing the supply to the MEMS analog or digital microphone. The integrated bias amplifier supports up to 10 mA of load current that can be used for multiple microphones and is designed to provide a combination of high PSRR, low noise, and programmable bias voltages to allow the biasing to be fine-tuned for specific microphone combinations.
When using this MICBIAS pin for biasing or supplying to multiple microphones, avoid any common impedance on the board layout for the MICBIAS connection to minimize coupling across microphones. Table 7-12 shows the available microphone bias programmable options.
P0_R77_D[3:2] : MICBIAS_VAL[1:0] | P0_R77_D[1:0] : VREF_FSCALE[1:0] | MICBIAS OUTPUT VOLTAGE |
---|---|---|
00 (default) | 00 (default) | 2.75 V (same as the VREF output) |
01 | 2.5 V (same as the VREF output) | |
10 | 1.375 V (same as the VREF output) | |
11 | Reserved (do not use these settings) | |
01 | 00 (default) | 1.375 V (0.5 times the VREF output) |
01 | 1.250 V (0.5 times the VREF output) | |
10 or 11 | Reserved (do not use these settings) | |
10 | XX | Reserved (do not use these settings) |
11 | XX | Same as AVDD |
The microphone bias output can be powered on or powered off (default) by configuring the MICBIAS_PDZ, P0_R120_D5 register bit. Additionally, the device provides an option to configure the GPIO1 or GPIx pin to directly control the microphone bias output powering on or off. This feature is useful to control the microphone directly without engaging the host for I2C or SPI communication. The MICBIAS_PDZ, P0_R120_D5 register bit value is ignored if the GPIO1 or GPIx pin is configured to set the microphone bias on or off.