SLASF36A January 2024 – December 2024 TAC5311-Q1
PRODUCTION DATA
The device supports the I2C control protocol as a target device, and is capable of operating in standard mode, fast mode, and fast mode plus. The I2C control protocol requires a 7-bit target address. The five most significant bits (MSBs) of the target address are fixed at 5'b10100 and cannot be changed. The two least significant bits (LSBs) are programmable and are controlled by the ADDRA pin. Refer Table 6-59 for the four possible device addresses supported by TAC5311-Q1 in I2C mode. If the I2C_BRDCAST_EN (P0_R4_D[1]) bit is set to 1'b1, then the 7-bit I2C target address is fixed to 7'b1010000 in order to allow simultaneous I2C broadcast communication to all TAC5311-Q1 devices in the system.