SLASF36A January   2024  – December 2024 TAC5311-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics
    6. 5.6  Timing Requirements: I2C Interface
    7. 5.7  Switching Characteristics: I2C Interface
    8. 5.8  Timing Requirements: SPI Interface
    9. 5.9  Switching Characteristics: SPI Interface
    10. 5.10 Timing Requirements: TDM, I2S or LJ Interface
    11. 5.11 Switching Characteristics: TDM, I2S or LJ Interface
    12. 5.12 Timing Requirements: PDM Digital Microphone Interface
    13. 5.13 Switching Characteristics: PDM Digial Microphone Interface
    14. 5.14 Timing Diagrams
    15. 5.15 Typical Charactaristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1  Serial Interfaces
        1. 6.3.1.1 Control Serial Interfaces
        2. 6.3.1.2 Audio Serial Interfaces
          1. 6.3.1.2.1 Time Division Multiplexed Audio (TDM) Interface
          2. 6.3.1.2.2 Inter IC Sound (I2S) Interface
          3. 6.3.1.2.3 Left-Justified (LJ) Interface
        3. 6.3.1.3 Using Multiple Devices With Shared Buses
      2. 6.3.2  Phase-Locked Loop (PLL) and Clock Generation
      3. 6.3.3  Input Channel Configuration
      4. 6.3.4  Reference Voltage
      5. 6.3.5  Microphone Bias
      6. 6.3.6  Digital PDM Microphone Record Channel
      7. 6.3.7  Signal-Chain Processing
        1. 6.3.7.1 ADC Signal-Chain
          1. 6.3.7.1.1 Programmable Channel Gain and Digital Volume Control
          2. 6.3.7.1.2 Programmable Channel Gain Calibration
          3. 6.3.7.1.3 Programmable Channel Phase Calibration
          4. 6.3.7.1.4 Programmable Digital High-Pass Filter
          5. 6.3.7.1.5 Programmable Digital Biquad Filters
          6. 6.3.7.1.6 Programmable Channel Summer and Digital Mixer
          7. 6.3.7.1.7 Configurable Digital Decimation Filters
            1. 6.3.7.1.7.1 Linear-phase filters
              1. 6.3.7.1.7.1.1 Sampling Rate: 8kHz or 7.35kHz
              2. 6.3.7.1.7.1.2 Sampling Rate: 16kHz or 14.7kHz
              3. 6.3.7.1.7.1.3 Sampling Rate: 24kHz or 22.05kHz
              4. 6.3.7.1.7.1.4 Sampling Rate: 32kHz or 29.4kHz
              5. 6.3.7.1.7.1.5 Sampling Rate: 48kHz or 44.1kHz
              6. 6.3.7.1.7.1.6 Sampling Rate: 96kHz or 88.2kHz
              7. 6.3.7.1.7.1.7 Sampling Rate: 192kHz or 176.4kHz
              8. 6.3.7.1.7.1.8 Sampling Rate: 384kHz or 352.8kHz
              9. 6.3.7.1.7.1.9 Sampling Rate: 768kHz or 705.6kHz
            2. 6.3.7.1.7.2 Low-latency Filters
              1. 6.3.7.1.7.2.1 Sampling Rate: 24kHz or 22.05kHz
              2. 6.3.7.1.7.2.2 Sampling Rate: 32kHz or 29.4kHz
              3. 6.3.7.1.7.2.3 Sampling Rate: 48kHz or 44.1kHz
              4. 6.3.7.1.7.2.4 Sampling Rate: 96kHz or 88.2kHz
              5. 6.3.7.1.7.2.5 Sampling Rate: 192kHz or 176.4kHz
            3. 6.3.7.1.7.3 Ultra-Low-Latency Filters
              1. 6.3.7.1.7.3.1 Sampling Rate: 24kHz or 22.05kHz
              2. 6.3.7.1.7.3.2 Sampling Rate: 32kHz or 29.4kHz
              3. 6.3.7.1.7.3.3 Sampling Rate: 48kHz or 44.1kHz
              4. 6.3.7.1.7.3.4 Sampling Rate: 96kHz or 88.2kHz
              5. 6.3.7.1.7.3.5 Sampling Rate: 192kHz or 176.4kHz
        2. 6.3.7.2 DAC Signal-Chain
          1. 6.3.7.2.1 Programmable Channel Gain and Digital Volume Control
          2. 6.3.7.2.2 Programmable Channel Gain Calibration
          3. 6.3.7.2.3 Programmable Digital High-Pass Filter
          4. 6.3.7.2.4 Programmable Digital Biquad Filters
          5. 6.3.7.2.5 Programmable Digital Mixer
          6. 6.3.7.2.6 Configurable Digital Interpolation Filters
            1. 6.3.7.2.6.1 Linear-phase filters
              1. 6.3.7.2.6.1.1 Sampling Rate: 8kHz or 7.35kHz
              2. 6.3.7.2.6.1.2 Sampling Rate: 16kHz or 14.7kHz
              3. 6.3.7.2.6.1.3 Sampling Rate: 24kHz or 22.05kHz
              4. 6.3.7.2.6.1.4 Sampling Rate: 32kHz or 29.4kHz
              5. 6.3.7.2.6.1.5 Sampling Rate: 48kHz or 44.1kHz
              6. 6.3.7.2.6.1.6 Sampling Rate: 96kHz or 88.2kHz
              7. 6.3.7.2.6.1.7 Sampling Rate: 192kHz or 176.4kHz
            2. 6.3.7.2.6.2 Low-latency Filters
              1. 6.3.7.2.6.2.1 Sampling Rate: 24kHz or 22.05kHz
              2. 6.3.7.2.6.2.2 Sampling Rate: 32kHz or 29.4kHz
              3. 6.3.7.2.6.2.3 Sampling Rate: 48kHz or 44.1kHz
              4. 6.3.7.2.6.2.4 Sampling Rate: 96kHz or 88.2kHz
              5. 6.3.7.2.6.2.5 Sampling Rate: 192kHz or 176.4kHz
      8. 6.3.8  Interrupts, Status, and Digital I/O Pin Multiplexing
      9. 6.3.9  Input DC Fault Diagnostics
      10. 6.3.10 Power Tune Mode
    4. 6.4 Device Functional Modes
      1. 6.4.1 Sleep Mode or Software Shutdown
      2. 6.4.2 Software Reset
      3. 6.4.3 Active Mode
    5. 6.5 Programming
      1. 6.5.1 Control Serial Interfaces
        1. 6.5.1.1 I2C Control Interface
          1. 6.5.1.1.1 General I2C Operation
          2. 6.5.1.1.2 I2C Single-Byte and Multiple-Byte Transfers
            1. 6.5.1.1.2.1 I2C Single-Byte Write
            2. 6.5.1.1.2.2 I2C Multiple-Byte Write
            3. 6.5.1.1.2.3 I2C Single-Byte Read
            4. 6.5.1.1.2.4 I2C Multiple-Byte Read
        2. 6.5.1.2 SPI Control Interface
  8. Register Maps
    1. 7.1 Device Configuration Registers
      1. 7.1.1 TAC5311-Q1_B0_P0 Registers
      2. 7.1.2 TAC5311-Q1_B0_P1 Registers
    2. 7.2 Programmable Coefficienct Registers
      1. 7.2.1  Programmable Coefficient Registers: Page 8
      2. 7.2.2  Programmable Coefficient Registers: Page 9
        1. 7.2.2.1 TAC5311-Q1_B0_P3 Registers
      3. 7.2.3  Programmable Coefficient Registers: Page 10
      4. 7.2.4  Programmable Coefficient Registers: Page 11
      5. 7.2.5  Programmable Coefficient Registers: Page 15
      6. 7.2.6  Programmable Coefficient Registers: Page 16
      7. 7.2.7  Programmable Coefficient Registers: Page 17
      8. 7.2.8  Programmable Coefficient Registers: Page 18
      9. 7.2.9  Programmable Coefficient Registers: Page 19
      10. 7.2.10 Programmable Coefficient Registers: Page 25
      11. 7.2.11 Programmable Coefficient Registers: Page 26
      12. 7.2.12 Programmable Coefficient Registers: Page 27
      13. 7.2.13 Programmable Coefficient Registers: Page 28
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Application
      2. 8.2.2 Design Requirements
      3. 8.2.3 Detailed Design Procedure
      4. 8.2.4 Application Performance Plots
      5. 8.2.5 Example Device Register Configuration Scripts for EVM Setup
    3. 8.3 Power Supply Recommendations
      1. 8.3.1 IOVDD_IO_MODE for 1.8V and 1.2V Operation
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Electrical Characteristics

At TA = 25°C, AVDD = 3.3V, IOVDD = 3.3V, BSTVDD = 3.3V, HVDD = 11V (for external HVDD case), fIN = 1kHz sinusoidal signal, fS = 48kHz, 32-bit audio data, BCLK = 256xfS, TDM target mode, PLL on, channel gain = 0dB, linear phase decimation/interpolation filters, AC-coupled differential input with VCM = 7.2V, MICBIAS programmed voltage = 8V, 1200Ω/600Ω line-out load in differential/single-ended configuration or 32Ω/16Ω receiver/headphone load as applicable and other default configurations; measured filter free with an audio precision with a 20Hz to a 20kHz un-weighted bandwidth, unless otherwise noted
PARAMETER TEST CONDITIONS MIN NOM MAX UNIT
ADC PERFORMANCE FOR LINE INPUT RECORDING
Differential input full-scale DC signal voltage AC-coupled input, input fault diagnostic not supported 10 VRMS
DC-coupled input, DC common-mode voltage INxP = INxM = 7.2 V, input fault diagnostic supported
Single-ended input full-scale DC signal voltage AC-coupled input, input fault diagnostic not supported 5 VRMS
DC-coupled input, DC common-mode voltage INxP = INxM = 7.2 V, input fault diagnostic supported
SNR Signal-to-noise ratio, A-weighted(1)(2) IN1x differential AC-coupled input and AC signal shorted to ground, 0dB channel gain 95 103 dB
IN1x differential AC-coupled input and AC signal shorted to ground, 0dB channel gain 103
SNR Signal-to-noise ratio, A-weighted(1)(2) IN1x differential AC-coupled input and AC signal shorted to ground, 12dB channel gain 99 dB
IN1x differential DC-coupled input and AC signal shorted to ground, 12dB channel gain 100
SNR Signal-to-noise ratio, A-weighted(1)(2) Wideband Mode(3): IN1x differential AC-coupled input and AC signal shorted to ground, 0dB channel gain (Integrated till 20kHz A-weighted) 101 dB
Wideband Mode(3): IN1x differential DC-coupled input and AC signal shorted to ground, 0dB channel gain (Integrated till 20kHz A-weighted) 101
SNR Signal-to-noise ratio, A-weighted(1)(2) Power Tune Mode(4): IN1x differential AC-coupled input and AC signal shorted to ground, 0dB channel gain 101 dB
Power Tune Mode(4): IN1x differential DC-coupled input and AC signal shorted to ground, 0dB channel gain 101
DR Dynamic range, A-weighted(2) IN1x differential AC-coupled input and –60dBFS AC signal input, 0dB channel gain 95 104 dB
IN1x differential DC-coupled input and –60dBFS AC signal input, 0dB channel gain 104
DR Dynamic range, A-weighted(2) IN1x differential AC-coupled input and –72dBFS AC signal input, 12dB channel gain 99 dB
IN1x differential DC-coupled input and –72dBFS AC signal input, 12dB channel gain 99
DR Dynamic range, A-weighted(2) Wideband Mode(3): IN1x differential AC-coupled input and –60dBFS AC signal , 0dB channel gain (Integrated till 20kHz A-weighted) 101 dB
Wideband Mode(3): IN1x differential DC-coupled input and –60dBFS AC signal , 0dB channel gain (Integrated till 20kHz A-weighted) 101
DR Dynamic range, A-weighted(2) Power Tune Mode(4): IN1x differential AC-coupled input and –60dBFS AC signal input, 0dB channel gain 101 dB
Power Tune Mode(4): IN1x differential DC-coupled input and –60dBFS AC signal input, 0dB channel gain 101
THD+N Total harmonic distortion(2) IN1x differential AC-coupled input and –13dBFS AC signal input, 12dB channel gain   -95 dB
IN1x differential DC-coupled input and –13dBFS AC signal input, 12dB channel gain   -95
THD+N Total harmonic distortion(2) IN1x differential AC-coupled input and –1dBFS AC signal input, 0dB channel gain   -80 -97 dB
IN1x differential DC-coupled input and –1dBFS AC signal input, 0dB channel gain   -94
ADC OTHER PARAMETERS
AC Input impedance Input pins INxP or INxM 34
Digital volume control range Programmable 0.5dB steps –80 47 dB
Input Signal Bandwidth Upto 192KSPS FS Rate 0.46 FS
>192KSPS 90 kHz
Output data sample rate Programmable 4 768 kHz
Output data sample word length Programmable 16 32 Bits
Digital high-pass filter cutoff frequency First-order IIR filter with programmable coefficients,
–3dB point (default setting)
1 Hz
PSRR Power-supply rejection ratio 100-mVPP, 1-kHz sinusoidal signal on AVDD, differential input selected, 0-dB channel gain 92 dB
CMRR Common-mode rejection ratio Differential DC-coupled input, 0dB channel gain, –6dBFS AC input, 1kHz signal on both pins and measured level at output 60 dB
MICROPHONE BIAS
MICBIAS noise BW = 20 Hz to 20 kHz, A-weighted, 1-µF capacitor between MICBIAS and AVSS 20 µVRMS
MICBIAS voltage Programmable 0.5-V steps 3 10 V
MICBIAS current drive MICBIAS voltage 10 V 30 mA
MICBIAS load regulation MICBIAS voltage 10 V, measured up to maximum load 0 1 %
MICBIAS over current protection threshold MICBIAS voltage 10 V 32 mA
INPUT DIAGNOSTICS
Fault monitoring repetition rate Programmable, DC-coupled input 1 4 8 ms
Fault response time Fault monitoring repetition rate 4-ms, DC-coupled input 16 ms
Threshold voltage for (INxx – AVSS) input shorted to ground Programmable 60-mV steps, DC-coupled input 0 900 mV
Threshold voltage for (INxP – INxM) input shorted together Programmable 30-mV steps, DC-coupled input 0 450 mV
Threshold voltage for (MICBIAS – INxx) input shorted to MICBIAS Programmable 30-mV steps, DC-coupled input 0 450 mV
Threshold voltage for (VBAT – INxx) input shorted to VBAT_IN Programmable 30-mV steps, DC-coupled input 0 450 mV
DAC Performance for Line Output/Head Phone Playback
Full Scale Output Voltage Differential output between OUTxP and OUTxM, AVDD=3.3V 2 VRMS
Single-ended output, AVDD=3.3V 1
Pseudo-differential output between OUTxP and OUTxM, AVDD=3.3V 1
SNR Signal-to-noise ratio, A-weighted(1)(2) Differential Output, 0dBFS Signal, AVDD=3.3V 106 114 dB
Single Ended Output, 0dBFS Signal, AVDD=3.3V 107
Pseudo Differential Output, 0dBFS Signal, AVDD=3.3V 105
Differential Output, 0dBFS Signal, AVDD=3.3V, 0dBFS Signal, Power Tune Mode(4) 114
Single Ended Output, 0dBFS Signal, AVDD=3.3V, Power Tune Mode(4) 103
Pseudo Differential Output, 0dBFS Signal, AVDD=3.3V, Power Tune Mode(4) 105
DR Dynamic range, A-weighted(2) Differential Output, -60dBFS Signal, AVDD=3.3V 106 114 dB
Single Ended Output, -60dBFS Signal, AVDD=3.3V 107
Pseudo Differential Output, -60dBFS Signal, AVDD=3.3V 106
Differential Output, -60dBFS Signal, AVDD=3.3V, 0dBFS Signal, Power Tune Mode(4) 114
Single Ended Output, -60dBFS Signal, AVDD=3.3V, Power Tune Mode(4) 104
Pseudo Differential Output, -60dBFS Signal, AVDD=3.3V, Power Tune Mode(4) 105
THD+N Total harmonic distortion(2) Differential output, -1dBFS, AVDD= 3.3V –80 –96 dB
Single-ended output, -1dBFS, AVDD= 3.3V –94
Psuedo-differential output, -1dBFS, AVDD= 3.3V –93
Headphone load range Single-ended 4 16 600 Ω
Headphone/Line-out cap load Single-ended 0 2 nF
Line-out load range Single-ended 600 Ω
DAC Channel OTHER PARAMETERS
Output Offset 0 Input, Differential line-output ±0.5 mV
Output Common Mode Common Mode Level for OUTxP and OUTxM 1.65 V
Common Mode Error DC Error in Common Mode Voltage ±20 mV
Output Signal Bandwidth Upto 192KSPS FS Rate 0.46 FS
>192KSPS 90 kHz
Input data sample rate Programmable 4 768 kHz
Input data sample word length Programmable 16 32 Bits
Digital high-pass filter cutoff frequency First-order IIR filter with programmable coefficients,
–3dB point (default setting)
1 Hz
PSRR Power-supply rejection ratio 100mVPP, 1kHz sinusoidal signal on AVDD, differential input selected, 0dB channel gain 110 dB
Mute Attenuation –130 dB
Pout Output Power Delivery Single-ended/Pseudo-differential, RL=16Ω, THD+N<0.1% 62.5 mW
DIGITAL I/O
VIL Low-level digital input logic voltage threshold All digital pins except GPI1A, GPI2A, ADDRA, SDA and SCL, IOVDD 1.8V or 1.2V operation –0.3 0.35 x IOVDD V
All digital pins except GPI1A, GPI2A, ADDRA, SDA and SCL, IOVDD 3.3V operation –0.3 0.8
VIH High-level digital input logic voltage threshold All digital pins except GPI1A, GPI2A, ADDRA, SDA and SCL, IOVDD 1.8V or 1.2V operation 0.65 x IOVDD IOVDD + 0.3 V
All digital pins except GPI1A, GPI2A, ADDRA, SDA and SCL, IOVDD 3.3V operation 2 IOVDD + 0.3
VOL Low-level digital output voltage All digital pins except GPO1A, SDA and SCL, IOL = –2 mA, IOVDD 1.8V or 1.2V operation 0.45 V
All digital pins except GPO1A, SDA and SCL, IOL = –2 mA, IOVDD 3.3V operation 0.4
VOH High-level digital output voltage All digital pins except GPO1A, SDA and SCL, IOH = 2 mA, IOVDD 1.8V or 1.2V operation IOVDD – 0.45 V
All digital pins except GPO1A, SDA and SCL, IOH = 2 mA, IOVDD 3.3V operation 2.4
VIL(AVDD) Low-level digital input logic voltage threshold For Pins GPI1A, GPI2A, ADDRA –0.3 0.35 x AVDD V
VIH(AVDD) High-level digital input logic voltage threshold For Pins GPI1A, GPI2A, ADDRA 0.65 x AVDD AVDD + 0.3 V
VOL(AVDD) Low-level digital output voltage For GPO1A Pin 0.45 V
VOH(AVDD) High-level digital output voltage For GPO1A Pin AVDD – 0.45 V
VIL(I2C) Low-level digital input logic voltage threshold SDA and SCL –0.5 0.3 x IOVDD V
VIH(I2C) High-level digital input logic voltage threshold SDA and SCL 0.7 x IOVDD IOVDD + 0.5 V
VOL1(I2C) Low-level digital output voltage SDA, IOL(I2C) = –3 mA, IOVDD = 3.3V 0.4 V
VOL2(I2C) Low-level digital output voltage SDA, IOL(I2C) = –2 mA, IOVDD = 1.8V or 1.2V 0.2 x IOVDD V
IOL(I2C) Low-level digital output current SDA, VOL(I2C) = 0.4V, standard-mode or fast-mode 3 mA
SDA, VOL(I2C) = 0.4V, fast-mode plus 20
IIL Input logic-low leakage for digital inputs All digital pins, input = 0V –5 0.1 5 µA
IIH Input logic-high leakage for digital inputs All digital pins, input = IOVDD –5 0.1 5 µA
CIN Input capacitance for digital inputs All digital pins 5 pF
RPD Pulldown resistance for digital I/O pins when asserted on 20
TYPICAL SUPPLY CURRENT CONSUMPTION
IAVDD Current consumption in sleep mode (software shutdown mode) All device external clocks stopped 9 µA
IBSTVDD, or IHVDD 0.01
IIOVDD 1
IAVDD Current consumption with MICBIAS ON, MICBIAS voltage 10V, 30mA load, ADC off fS = 48 kHz, BCLK = 256 x fS 1.6 mA
IBSTVDD 13.9
IIOVDD 0.02
IAVDD Current consumption with ADC 1-channel operation with MICBIAS off, PLL on fS = 16kHz, BCLK = 512 x fS 6.5 mA
IIOVDD 0.1
IAVDD Current consumption with ADC 1-channel operation with MICBIAS on, PLL off fS = 48kHz, BCLK = 512 x fS 4.5 mA
IBSTVDD, or IHVDD 13.5
IIOVDD 0.2
IAVDD Current consumption with DAC to HP 1-channel operation with MICBIAS off, PLL on fS = 16kHz, BCLK = 512 x fS 12 mA
IIOVDD 0.02
IAVDD Current consumption with DAC to HP 1-channel operation with MICBIAS off, PLL off fS = 48kHz, BCLK = 512 x fS 10 mA
IIOVDD 0.04
IAVDD Current consumption with ADC 1-channel operation and DAC to HP 2-channel operation with MICBIAS off, PLL off fS = 48kHz, BCLK = 512 x fS 17.5 mA
IBSTVDD, or IHVDD 13.5 mA
IIOVDD 0.2 mA
Ratio of output level with 1kHz full-scale sine-wave input, to the output level with the AC signal input shorted to ground or no generator input signal, measured A-weighted over a 20Hz to 20kHz bandwidth using an audio analyzer.
All performance measurements done with 20kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter can result in higher THD+D and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, can affect dynamic specification values.
ADC_CHx_BW_MODE = 1'b1 for Wideband Mode
PWR_TUNE_CFG0 = 0xD4, PWR_TUNE_CFG1 = 0x86 and PLL_DIS = 1'b1 for Power Tune Mode