JAJSCX9B November 2016 – February 2019 TAS2559
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Selects the BDIV clock source and input/output mode for WCLK/BCLK.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ASIM_BCD | ASIM_WCD | Reserved | ASIM_BDIV_SRC[2:0] | ||||
RW-0h | RW-0h | RW-0h | RW-1h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | ASIM_BCD | RW | 0h | ASIM BCLK is
0 = input 1 = output; use only in ICC mode if device number is 1 |
6 | ASIM_WCD | RW | 0h | ASIM WCLK is
0 = input 1 = output |
5-3 | Reserved | RW | 0h | Reserved |
2-0 | ASIM_BDIV_SRC[2:0] | RW | 1h | ASIM bit clock divider (BDIV) source is
0 = NDIV_CLK (Generated On-Chip) 1 = DAC_MOD_CLK (Generated On-Chip) 2 = Reserved 3 = ADC_MOD_CLK (Generated On-Chip) 4 = ASI1_DAC_BCLK (at pin) 5 = ASI1_ADC_BLKC (at pin) 6 = ASI2_DAC_BCLK (at pin) 7 = ASI2_ADC_BCLK (at pin) |