JAJSFR1B September 2017 – November 2019 TAS5760M-Q1
PRODUCTION DATA.
TAS5760M-Q1 | NO. | TYPE(1) | INTERNAL TERMINATION | DESCRIPTION |
---|---|---|---|---|
NAME | ||||
AVDD | 1 | P | - | Power supply for internal analog circuitry |
ANA_REF | 5 | P | - | Connection point for internal reference used by ANA_REG and VCOM filter capacitors |
ANA_REG | 3 | P | - | Voltage regulator derived from AVDD supply (NOTE: This terminal is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry) |
BSTRPA– | 25 | P | - | Connection point for the SPK_OUTA– bootstrap capacitor, which is used to create a power supply for the high-side gate drive for SPK_OUTA– |
BSTRPA+ | 30 | P | - | Connection point for the SPK_OUTA+ bootstrap capacitor, which is used to create a power supply for the high-side gate drive for SPK_OUTA |
BSTRPB– | 24 | P | - | Connection point for the SPK_OUT bootstrap capacitor, which is used to create a power supply for the high-side gate drive for SPK_OUT |
BSTRPB+ | 19 | P | - | Connection point for the SPK_OUTB+ bootstrap capacitor, which is used to create a power supply for the high-side gate drive for SPK_OUTB+ |
DGND | 18 | G | - | Ground for digital circuitry (NOTE: This terminal should be connected to the system ground) |
DVDD | 10 | P | - | Power supply for the internal digital circuitry |
FREQ/SDA | 8 | DI | Weak Pull-Down | Dual function terminal that functions as an I²C data input terminal in I²C Control Mode or as a Frequency Select terminal when in Hardware Control Mode. |
GGND | 31 | G | - | Ground for gate drive circuitry (this terminal should be connected to the system ground) |
GVDD_REG | 32 | P | - | Voltage regulator derived from PVDD supply (NOTE: This terminal is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry) |
LRCK | 17 | DI | Weak Pull-Down | Word select clock for the digital signal that is active on the serial port's input data line |
MCLK | 14 | DI | Weak Pull-Down | Master Clock used for internal clock tree, sub-circuit/state machine, and Serial Audio Port clocking |
PBTL/SCL | 9 | DI | Weak Pull-Down | Dual function terminal that functions as an I²C clock input terminal in I²C Control Mode or configures the device to operate in pre-filter Parallel Bridge Tied Load (PBTL) mode when in Hardware Control Mode |
PGND | 22, 27 | G | - | Ground for power device circuitry (NOTE: This terminal should be connected to the system ground) |
PVDD | 21, 28 | P | - | Power Supply for internal power circuitry |
SCLK | 15 | DI | Weak Pull-Down | Bit clock for the digital signal that is active on the serial data port's input data line |
SDIN | 16 | DI | Weak Pull-Down | Data line to the serial data port |
SFT_CLIP | 2 | AI | - | Sets the maximum output voltage before clipping |
SPK_FAULT | 6 | DO | Open Drain | Fault terminal, which is pulled LOW when an internal fault occurs |
SPK_GAIN0 | 11 | DI | Weak Pull-Down | Adjusts the LSB of the multi-bit gain of the speaker amplifier |
SPK_GAIN1 | 12 | DI | Weak Pull-Down | Adjusts the MSB of the multi-bit gain of the speaker amplifier |
SPK_SLEEP/ADR | 13 | DI | Weak Pull-Up | Places the speaker amplifier in mute |
SPK_OUTA– | 26 | AO | - | Negative terminal for differential speaker amplifier output A |
SPK_OUTA+ | 29 | AO | - | Positive terminal for differential speaker amplifier output A |
SPK_OUTB– | 23 | AO | - | Negative terminal for differential speaker amplifier output B |
SPK_OUTB+ | 20 | AO | - | Positive terminal for differential speaker amplifier output B |
SPK_SD | 7 | DI | - | Places the device in shutdown when pulled LOW |
VCOM | 4 | P | - | Bias voltage for internal PWM conversion block |
PowerPAD™ | - | G | - | Provides both electrical and thermal connection from the device to the board. A matching ground pad must be provided on the PCB and the device connected to it via solder. |