JAJSFH5D
May 2018 – November 2020
TAS5805M
PRODUCTION DATA
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Device Comparison Table
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Typical Characteristics
6.7.1
Bridge Tied Load (BTL) Configuration Curves with 1SPW Mode
6.7.2
Bridge Tied Load (BTL) Configuration Curves with BD Mode
6.7.3
Bridge Tied Load (BTL) Configuration Curves with Ferrite Bead + Capacitor as the Output Filter
6.7.4
Parallel Bridge Tied Load (PBTL) Configuration with 1SPW Modulation
6.7.5
Parallel Bridge Tied Load (PBTL) Configuration with BD Modulation
7
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Power Supplies
7.3.2
Device Clocking
7.3.3
Serial Audio Port – Clock Rates
7.3.4
Clock Halt Auto-recovery
7.3.5
Sample Rate on the Fly Change
7.3.6
Serial Audio Port - Data Formats and Bit Depths
7.3.7
Digital Audio Processing
7.3.8
Class D Audio Amplifier
7.3.8.1
Speaker Amplifier Gain Select
7.3.8.2
Class D Loop Bandwidth and Switching Frequency Setting
7.4
Device Functional Modes
7.4.1
Software Control
7.4.2
Speaker Amplifier Operating Modes
7.4.2.1
BTL Mode
7.4.2.2
PBTL Mode
7.4.3
Low EMI Modes
7.4.3.1
Spread Spectrum
7.4.3.2
Channel to Channel Phase Shift
7.4.3.3
Multi-Devices PWM Phase Synchronization
7.4.4
Thermal Foldback
7.4.5
Device State Control
7.4.6
Device Modulation
7.4.6.1
BD Modulation
7.4.6.2
1SPW Modulation
7.4.6.3
Hybrid Modulation
7.5
Programming and Control
7.5.1
I2 C Serial Communication Bus
7.5.2
Slave Address
7.5.2.1
Random Write
7.5.2.2
Sequential Write
7.5.2.3
Random Read
7.5.2.4
Sequential Read
7.5.2.5
DSP Memory Book, Page and BQ Coefficients Update
7.5.2.6
Example Use
7.5.2.7
Checksum
7.5.2.7.1
Cyclic Redundancy Check (CRC) Checksum
7.5.2.7.2
Exclusive or (XOR) Checksum
7.5.3
Control via Software
7.5.3.1
Startup Procedures
7.5.3.2
Shutdown Procedures
7.5.3.3
Protection and Monitoring
7.5.3.3.1
Overcurrent Shutdown (OCSD)
7.5.3.3.2
Speaker DC Protection
7.5.3.3.3
Device Over Temperature Protection
7.5.3.3.4
Device Over Voltage/Under Voltage Protection
7.5.3.3.4.1
Over Voltage Protection
7.5.3.3.4.2
Under Voltage Protection
7.5.3.3.5
Clock Fault
7.6
Register Maps
7.6.1
CONTROL PORT Registers
8
Application and Implementation
8.1
Application Information
8.1.1
Bootstrap Capacitors
8.1.2
Inductor Selections
8.1.3
Power Supply Decoupling
8.1.4
Output EMI Filtering
8.2
Typical Applications
8.2.1
2.0 (Stereo BTL) System
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedures
8.2.1.2.1
Step 1: Hardware Integration
8.2.1.2.2
Step 2: Speaker Tuning
8.2.1.2.3
Step 3: Software Integration
8.2.1.3
Application Curves
8.2.1.3.1
Audio Performance
8.2.1.3.2
EN55022 Conducted Emissions Results with Ferrite Bead as output filter
8.2.1.3.3
EN55022 Radiated Emissions Results with Ferrite Bead as output filter
8.2.2
MONO (PBTL) Systems
8.2.2.1
Design Requirements
8.2.2.2
Detailed Design Procedure
8.2.2.3
Application Curves
8.2.3
Advanced 2.1 System (Two TAS5805M Devices)
9
Power Supply Recommendations
9.1
DVDD Supply
9.2
PVDD Supply
9
Layout
9.1
Layout Guidelines
9.1.1
General Guidelines for Audio Amplifiers
9.1.2
Importance of PVDD Bypass Capacitor Placement on PVDD Network
9.1.3
Optimizing Thermal Performance
9.1.3.1
Device, Copper, and Component Layout
9.1.3.2
Stencil Pattern
9.1.3.2.1
PCB footprint and Via Arrangement
9.1.3.2.2
Solder Stencil
9.2
Layout Example
10
Device and Documentation Support
10.1
Device Support
10.1.1
Device Nomenclature
10.1.2
Development Support
10.2
Receiving Notification of Documentation Updates
10.3
サポート・リソース
10.4
Trademarks
10.5
静電気放電に関する注意事項
10.6
用語集
11
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
PWP|28
サーマルパッド・メカニカル・データ
PWP|28
PPTD351
発注情報
jajsfh5d_oa
jajsfh5d_pm
8.2.1.3.1
Audio Performance
Figure 8-3
THD+N vs Frequency (Ferrite bead as Output Filter, BD Modulation, BTL Mode)
Figure 8-4
THD+N vs Frequency (Inductor as Output Filter, Hybrid Modulation, BTL Mode)