JAJSSI1
December 2023
TAS5827
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements
5.7
Typical Characteristics
5.7.1
Bridge Tied Load (BTL) Configuration Curves with BD Modulation
5.7.2
Bridge Tied Load (BTL) Configuration Curves with 1SPW Modulation
5.7.3
Parallel Bridge Tied Load (PBTL) Configuration With BD Modulation
5.7.4
Parallel Bridge Tied Load (PBTL) Configuration With 1SPW Modulation
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Power Supplies
6.3.2
Device Clocking
6.3.3
Serial Audio Port – Clock Rates
6.3.4
Clock Halt Auto-recovery
6.3.5
Sample Rate on the Fly Change
6.3.6
Serial Audio Port - Data Formats and Bit Depths
6.4
Device Functional Modes
6.4.1
Software Control
6.4.2
Speaker Amplifier Operating Modes
6.4.2.1
BTL Mode
6.4.2.2
PBTL Mode
6.4.3
Low EMI Modes
6.4.3.1
Spread Spectrum
6.4.3.2
Channel to Channel Phase Shift
6.4.3.3
Multi-Devices PWM Phase Synchronization
6.4.3.3.1
Phase Synchronization With I2S Clock In Startup Phase
6.4.3.3.2
Phase Synchronization With GPIO
6.4.4
Thermal Foldback
6.4.5
Device State Control
6.4.6
Device Modulation
6.4.6.1
BD Modulation
6.4.6.2
1SPW Modulation
6.4.6.3
Hybrid Modulation
6.4.7
Programming and Control
6.4.7.1
I2C Serial Communication Bus
6.4.7.2
Hardware Control Mode
6.4.7.3
I2C Target Address
6.4.7.3.1
Random Write
6.4.7.3.2
Sequential Write
6.4.7.3.3
Random Read
6.4.7.3.4
Sequential Read
6.4.7.3.5
DSP Memory Book, Page and BQ update
6.4.7.3.6
Checksum
6.4.7.3.6.1
Cyclic Redundancy Check (CRC) Checksum
6.4.7.3.6.2
Exclusive or (XOR) Checksum
6.4.7.4
Control via Software
6.4.7.4.1
Startup Procedures
6.4.7.4.2
Shutdown Procedures
6.4.7.5
Protection and Monitoring
6.4.7.5.1
Overcurrent Limit (Cycle-By-Cycle)
6.4.7.5.2
Overcurrent Shutdown (OCSD)
6.4.7.5.3
DC Detect Error
6.4.7.5.4
Overtemperature Shutdown (OTSD)
6.4.7.5.5
PVDD Overvoltage and Undervoltage Error
6.4.7.5.6
PVDD Drop Detection
6.4.7.5.7
Clock Fault
6.5
Register Maps
6.5.1
reg_map Registers
7
Application and Implementation
7.1
Typical Applications
7.1.1
2.0 (Stereo BTL) System
7.1.2
Mono (PBTL) Systems
7.1.3
Layout Guidelines
7.1.3.1
General Guidelines for Audio Amplifiers
7.1.3.2
Importance of PVDD Bypass Capacitor Placement on PVDD Network
7.1.3.3
Optimizing Thermal Performance
7.1.3.3.1
Device, Copper, and Component Layout
7.1.3.3.2
Stencil Pattern
7.1.3.3.3
PCB footprint and Via Arrangement
7.1.3.3.4
Solder Stencil
7.1.3.4
Layout Example
8
Power Supply Recommendations
8.1
DVDD Supply
8.2
PVDD Supply
9
Device and Documentation Support
9.1
Device Support
9.1.1
Device Nomenclature
9.1.2
Development Support
9.2
Receiving Notification of Documentation Updates
9.3
サポート・リソース
9.4
Trademarks
9.5
静電気放電に関する注意事項
9.6
用語集
10
Revision History
11
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RHB|32
MPQF130D
サーマルパッド・メカニカル・データ
RHB|32
QFND029X
発注情報
jajssi1_oa
6.4.3.3.1
Phase Synchronization With I
2
S Clock In Startup Phase
Step 1, Halt I
2
S clock.
Step 2, Configure each device phase selection and enable the phase synchronization. For example: Register
RAMP_PHASE_CTRL Register (Offset = 6Ah) [Reset = 00h]
=0x03 for device 0; Register
RAMP_PHASE_CTRL Register (Offset = 6Ah) [Reset = 00h]
=0x07 for device 1; Register
RAMP_PHASE_CTRL Register (Offset = 6Ah) [Reset = 00h]
=0x0B for device 2; Register
RAMP_PHASE_CTRL Register (Offset = 6Ah) [Reset = 00h]
=0x0F for device 3.
Step 3, Configure each device into HIZ mode.
Step 4, Provide I
2
S to each device. Phase synchronization for all 4 devices is automatically done by internal sequence.
Step 5, Initialize the DSP code (This step can be skipped if only need to do the Phase Synchronization).
Step 6, Device to Device PWM phase shift should be fixed with 45 degrees.