JAJSCJ5B September 2016 – October 2017 TAS6424-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The DC Diagnostic Control 1 register is shown in Figure 53 and described in Table 16.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DC LDG ABORT | 2x_RAMP | 2x_SETTLE | RESERVED | LDG LO ENABLE | LDG BYPASS | ||
R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | DC LDG ABORT | R/W | 0 | 0: Default state, clear after abort 1: Aborts the load diagnostics in progress |
6 | 2x_RAMP | R/W | 0 | 0: Normal ramp time 1: Double ramp time |
5 | 2x_SETTLE | R/W | 0 | 0: Normal Settle time 1: Double setling time |
4–2 | RESERVED | 0 | 0 |
|
1 | LDG LO ENABLE | R/W | 0 | 0: Line output diagnostics are disabled 1: Line output diagnostics are enabled |
0 | LDG BYPASS | R/W | 0 | 0: Automatic diagnostics when leaving Hi-Z and after channel fault 1: Diagnostics are not run automatically |