JAJSCJ5B September 2016 – October 2017 TAS6424-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The Global Faults 1 register is shown in Figure 61 and described in Table 24.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | INVALID CLOCK | PVDD OV | VBAT OV | PVDD UV | VBAT UV | ||
R-0 | R-0 | R-0 | R-0 | R-0 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7–5 | RESERVED | 0 | 0 |
|
4 | INVALID CLOCK | R | 0 | 0: No clock fault detected 1: Clock fault detected |
3 | PVDD OV | R | 0 | 0: No PVDD overvoltage fault detected 1: PVDD overvoltage fault detected |
2 | VBAT OV | R | 0 | 0: No VBAT overvoltage fault detected 1: VBAT overvoltage fault detected |
1 | PVDD UV | R | 0 | 0: No PVDD undervoltage fault detected 1: PVDD undervoltage fault detected |
0 | VBAT UV | R | 0 | 0: No VBAT undervoltage fault detected 1: VBAT undervoltage fault detected |