JAJSCJ5B September 2016 – October 2017 TAS6424-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The Miscellaneous Control 3 register is shown in Figure 73 and described in Table 35.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CLEAR FAULT | PBTL_CH_SEL | MASK ILIMIT WARNING | RESERVED | OTSD AUTO RECOVERY | RESERVED | ||
R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | CLEAR FAULT | R/W | 0 | 0: Normal operation 1: Clear fault |
6 | PBTL_CH_SEL | R/W | 0 | 0: PBTL normal signal source 1: PBTL flip signal source |
5 | MASK ILIMIT WARNING | R/W | 0 | 0: Report ILIMIT on the WARN pin 1: Do not report ILIMIT on the WARN pin |
4 | RESERVED | R/W | 0 | 0 |
3 | OTSD AUTO RECOVERY | R/W | 0 | 0: Report overtemperature faults on the FAULT pin 0: Automatic temperature protection recovery. Do not report overtemperature faults on the FAULT pin |
2–0 | RESERVED | 0 | 0 |