JAJSGK9F December 2015 – May 2019 TDA2HF , TDA2HG , TDA2HV , TDA2LF , TDA2SA , TDA2SG , TDA2SX
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The device has 16 general-purpose (GP) timers (TIMER1 - TIMER16), two watchdog timers, and a 32-kHz synchronized timer (COUNTER_32K) that have the following features:
The device has two system watchdog timer (WD_TIMER1 and WD_TIMER2) that have the following features:
The device includes one instance of the 32-bit watchdog timer: WD_TIMER2, also called the MPU watchdog timer.
The watchdog timer is used to provide a recovery mechanism for the device in the event of a fault condition, such as a non-exiting code loop.
NOTE
For additional information on the Timer Module, see the Device TRM.