5.9 Power Supply Sequences
This section describes the power-up and power-down sequence required to ensure proper device operation. The power supply names described in this section comprise a superset of a family of compatible devices. Some members of this family will not include a subset of these power supplies and their associated device modules. Refer to Section 4.2, Ball Characteristics for a specific device to determine which power supplies are applicable.
NOTE
For more information, see Power, Reset and Clock Management / Reset Management Functional Description / Reset Sequences of the Device TRM.
Figure 5-2 and Figure 5-3 describe the device Power Sequencing.
- Time stamps:
- T0 = 0 ms; T1 = 0.55 ms; T2 = 1.1 ms; T3 = 1.65 ms; T4 = 2.2 ms; T5 = 2.75 ms; T6 = 3.3 ms; T7 = 5.85 ms; T8 = 6.4 ms; T9 = 8.4 ms. All “Tn” markers show total elapsed time from T0.
- Terminology:
- VOPR MIN = Minimum Operational Voltage level that ensures device functionality and specified performance per Section 5.4, Recommended Operating Conditions.
- Ramp Up = transition time from VOFF to VOPR MIN.
- General timing diagram items:
- Grey shaded areas show valid transition times for supplies between VOPR MIN and VOFF.
- Dashed horizontal lines are not valid ramp times but show alternate transition times based upon common sources and clarified in associated note.
- Dashed vertical lines show approximate elapse times based upon TI recommended PMIC power sequencer circuit performance.
- vddshv5, vdd_rtc, and vdda_rtc domains:
- If RTC mode is used, then vdda_rtc, vdd_rtc and vddshv5 must be individually powered with separate power supplies and cannot be combined with other rails.
- If RTC-mode is not supported then the following combinations are approved:
- vdda_rtc can be combined with vdds18v
- vdd_rtc can be combined with vdd
- vddshv5 can be combined with other 1.8 V or 3.3 V vddshvn rails
If combinations listed above are not followed then sequencing for these 3 voltage rails should follow the RTC mode timing requirements.
- vdda_* rails should not be combined with vdds18v_* for best performance to avoid transient switching noise impacts on analog domains. vdda_* should not ramp-up before vdds18v_* but could ramp concurrently if design ensures final operational voltage will not be reached until after vdds18v. The preferred sequence is to follow all vdds18v_* to ensure circuit components and PCB design do not cause an inadvertent violation.
- vdds_ddr* should not ramp-up before vdds18v_*. The preferred sequence has vdds_ddr1 following vdds18v_* to ensure circuit components and PCB design do not cause an inadvertent violation. vdds_ddr1 can ramp-up before, concurrently or after vdda_*, there are no dependencies between vdds_ddr1 and vdda_* domains:
- For DDR2 mode of operation (1.8 V), vdds_ddr1 supplies can be combined with all vdds18v_* supplies and ramped up together for simplified PDN and power sequencing.
- If vdds_ddr1 is combined with vdds18v_ddr1 but kept separate from vdds18v on board, then this combined 1.8 V DDR supply can come up together or after the vdds18v supply. The 1.8 V DDR supply should never ramp up before the vdds18v.
- vdd should not ramp-up before vdds18v_* or vdds_ddr* domains have reached VOPR MIN.
- vdd_mpu, vdd_iva, vdd_gpu, vdd_dspeve domains should follow vdd core supply as preferred sequence. If vdd_mpu, vdd_iva, vdd_gpu, vdd_dspeve domains ramp concurrently or quicker than vdd core, then vdd core must remain at least 150 mV greater than vdd_mpu, vdd_iva, vdd_gpu, vdd_dspeve domains during ramp. Circuit design (components and PCB) must ensure vdd reaches final operational voltage before any of the vdd_mpu, vdd_iva, vdd_gpu, vdd_dspeve domains.
- VDDA_PHY group should not be combined with VDDA_PLL group to avoid transient switching noise impacts.
- vddshv[1-4, 6, 7, 9-11] domains:
- If 1.8 V I/O signaling is needed, then 1.8 V must be sourced from common vdds18v supply and ramp up concurrently with vdds18v.
- If 3.3 V I/O signaling is needed, then 3.3 V vddshvx rails must ramp up after vdd_mpu, vdd_iva, vdd_gpu, vdd_dspeve, and VDDA_PHY group domains.
- vdda33v_usb[1-2] domain:
- If USB1 and USB2 interfaces are used, should be supplied from independent analog supply.
- If USB1/USB2 interface is not used, could be connected to VSS/GND if both conditions are met:
- USB1/USB2 diff pair (usb1_dm/usb1_dp; usb2_dm/usb2_dp) pins are left unconnected
- vdda_usb1 and/or vdda_usb2 PHY is not energized
- vddshv8 shows two ramp up options for 1.8 V I/O or 3.3 V I/O or SD Card operation:
- If 1.8 V I/O signaling is needed, then vddshv8 must ramp up after vdd and before or concurrently with 3.3 V vddshv* rails.
- If 3.3 V I/O signaling is needed, then vddshv8 must be combined with other 3.3 V vddshv* rails.
- If SD Card operation is needed, then vddshv8 must be sourced from a dual voltage (3.3 V / 1.8 V) power source per SDIO specifications and ramp up concurrently with 3.3 V vddshv* rails.
- Pulse duration: rtc_porz must remain low 1 ms after vdda_rtc, vddshv5, and vdd_rtc are ramped and stable or can be de-asserted before but no later than porz. The FUNK_32K_CLK source must be stable and at a valid frequency 1 ms prior to de-asserting rtc_porz high.
- porz must remain asserted low until both of the following conditions are met:
- Minimum of 12 × P, where P = 1 / (SYS_CLK1 / 610), units in ns.
- All device supply rails reach stable operational levels.
- Setup time: sysboot[15:0] pins must be valid 2P(14) before porz is de-asserted high.
- Hold time: sysboot[15:0] pins must be valid 15P(14) after porz is de-asserted high.
- rstoutn will be set high after global reset, due to porz, is de-asserted following an internal 2 ms delay. rstoutn is only valid after vddshv3 reaches an operational level. If used as a peripheral component reset, it should be AND gated with porz to avoid possible reset glitches during power up.
- Time stamps:
- T0 = 0 ms, T1 > 100 μs, T2 = 0.5 ms, T3 = 1.0 ms, T4 = 1.5 ms; V1 = 2.7 V. All “Tn” markers are intended to show elapsed times from T0. Delta time: Δ TD1 > 100 μs.
- Terminology:
- VOPR MIN = Minimum Operational Voltage level that ensures device functionality and specified performance per Section 5.4, Recommended Operating Conditions.
- VOFF = OFF Voltage level is defined to be less than 0.6 V where any current draw has no impact to POH.
- Ramp Down = transition time from VOPR MIN to VOFF and is slew rate independent.
- General timing diagram items:
- Grey shaded areas show valid transition times for supplies between VOPR MIN and VOFF.
- Dashed horizontal lines are not valid ramp times but show alternate transition times based upon common sources and clarified in associated note.
- Dashed vertical lines show approximate elapse times based upon TI recommended PMIC power-down sequencer circuit performance.
- porz signals must be asserted low for 100 µs min to ensure SoC is set to a safe functional state before any voltage begins to ramp down.
- vddshv* domains supplied by 3.3 V:
- must remain greater than 2.7 V to enable Dual Voltage GPIO selector circuit operation for 100 µs min after porz is asserted low.
- must be in first group of supplies ramping down after porz has been asserted low for 100 µs min.
- must not exceed vdds18v by more than 2 V during ramp down, see Figure 5-7 “vdds18v and vdda_* Discharge Relationship”.
- vddshv* domains supplied by 1.8 V:
- must ramp down concurrently with vdds18v and be sourced from the same vdds18v supply.
- vddshv8 domain:
- must be in first group of supplies to ramp down after porz has been asserted low for 100 µs min.
- if SDIO operation is needed, must be sourced from independent power resource that can provide dual voltage (3.3 V / 1.8 V) operation as required to be compliant to SDIO specification
- if SDIO operation is not needed, must be grouped and ramped down with other vddshv* domains as noted above.
- RTC domains (vddshv5, vdd_rtc, and vdda_rtc):
- If RTC mode is used:
- rtc_porz can be asserted low before porz and RTC domains can be ramped down after 100 µs elapsed time.
- must be sourced from independent supplies and must not be combined with other rails.
- timing diagram shows this mode of operation.
- If RTC mode is not used, then:
- rtc_porz must be connected to porz signal.
- vddshv5 must be grouped and ramped down with other vddshv* domains as noted above.
- vdd_rtc must be grouped and ramped down with vdd.
- vdda_rtc must be grouped and ramped down with either VDDA_PHY group or vdds18v.
- vdda_* domains:
- should not be combined with vdds18v for best performance to avoid transient switching noise impacts on analog domains.
- can ramp down before or concurrently with vdds18v.
- must satisfy the vdds18v and vdda_* Discharge Relationship (see Figure 5-7) if vdda_* disable point is later or discharge rate is slower than vdds18v.
- can ramp down before, concurrently or after vdds_ddr*, there is no dependency between these supplies.
- vdda33v_usb* domains:
- can start ramping down 100 µs after low assertion of porz
- can ramp down concurrently or before VDDA_PHY group
- vdd_dspeve, vdd_gpu, vdd_iva, vdd_mpu domains can ramp down before or concurrently with vdd.
- vdd can ramp down concurrently or after with vdd_dspeve, vdd_gpu, vdd_iva, vdd_mpu domains.
- vdds_ddr* domains:
- should ramp down after vdd begins ramping down.
- If DDR2 memory is used (requiring 1.8 V supply):
- then vdds_ddr* can be combined with vdds18v and vdds18v_ddr* domains and sourced from a common supply. Accordingly, all domains can ramp down concurrently with vdds18v
- if vdds_ddr* and vdds18v_ddr* are combined but kept separate from vdds18v, then the combined 1.8 V DDR supply can ramp down before or concurrently with vdds18v
- vdds18v domain:
- should maintain VOPR MIN (VNOM -5% = 1.71 V) until all other supplies start to ramp down.
- must satisfy the vdds18v versus vddshv[1-7, 9-11] Discharge Relationship (see Figure 5-5) if vddshv* is operating at 3.3 V
- must satisfy the vdds18v and vdds_ddr* Discharge Relationship (see Figure 5-6) if vdds_ddr* discharge rate is slower than vdds18v.
Figure 5-4 describes the RTC-mode Power Sequencing.
- Grey shaded areas are windows where it is valid to ramp the voltage rail.
- Blue dashed lines are not valid windows but show alternate ramp possibilities based on the associated note.
- vdd must ramp down after or at the same time as vdd_mpu, vdd_gpu, vdd_dspeve and vdd_iva.
- vdd_mpu, vdd_gpu, vdd_dspeve, vdd_iva can be ramped at the same time or can be staggered.
- vdd must ramp up before or at the same time as vdd_mpu, vdd_gpu, vdd_dspeve and vdd_iva.
- If any of the vddshv[1-7,9-11] rails (not including vddshv8) are used as 1.8V only, then these rails can be combined with vdds18v.
- vddshv8 is separated out to show support for dual voltage. If single voltage is used then vddshv8 can be combined with other vddshvn rails but vddshv8 must ramp down before vdd and must ramp up after vdd.
- If any of the vddshv[1-7,9-11] rails (not including vddshv8) are used as 1.8V only, then these rails can be combined with vdds18v. vddshv[1-7,9-11] is allowed to ramp down at either of the two points shown in the timing diagram in either 1.8V mode or in 3.3V mode. If vddshv[1-7,9-11] ramps down at the later time in the diagram then the board design must ensure that the vddshvn rail is never higher than 2.0 V above the vdds18v rail.
- vddshv8 is separated out to show support for dual voltage. If a dedicated LDO/supply source is used for vddshv8, then vddshv8 ramp down should occur at one of the two earliest points in the timing diagram. If vddshv8 is powered by the same supply source as the other vddshvn rails, then it is allowed to ramp down at either of the last two points in the timing diagram.
Figure 5-5 describes vddshv[1-7,9-11] Supplies Falling Before vdds18v Supplies Delta.
- Vdelta MAX = 2V
- If vddshv8 is powered by the same supply source as the other vddshv[1-7,9-11] rails.
If vdds18v and vdds_ddr* are disabled at the same time due to a loss of input power event or if vdds_ddr* discharges more slowly than vdds18v, analysis has shown no reliability impacts when the elapsed time period beginning with vdds18v dropping below 1.0 V and ending with vdds_ddr* dropping below 0.6 V is less than 10 ms (Figure 5-6).
- V1 > 1.0 V; V2 < 0.6V; T1 < 10ms.
- vdda_* can be ≥ vdds18v, until vdds18v drops below 1.62 V.
- vdds18v must be ≥ vdda_*, until vdds18v reaches 0.6 V.
- V1 = 1.62 V; V2 < 0.6 V.
Figure 5-5 through Figure 5-8 and associated notes described the device abrupt power down sequence.
A ”loss of input power event” occurs when the system’s input power is unexpectedly removed. Normally, the recommended power-down sequence should be followed and can be accomplished within 1.5-2 ms of elapsed time. This is the typical range of elapsed time available following a loss of power event, see Section 8.3.7 for design recommendations. If sufficient elapse time is not provided, then an “abrupt” power down sequence can be supported without impacting POH reliability if all of the following conditions are met (Figure 5-8).
- Time stamps:
- V1 = 2.7 V; V2 = 3.3 V; V3 = 2.0 V; V4 = V5 = V6 = 0.6 V; V7 = V8 = 1.62 V; V9 = 1.3 V; V10 = 1.0 V; V11 = 0.0 V; Tdelta1 > 100 µs; Tdelta2 < 10 ms.
- Terminology:
- VOPR MIN = Minimum Operational Voltage level that ensures device functionality and specified performance in Section 5.4, Recommended Operating Conditions table.
- VOFF = OFF Voltage level is defined to be less than 0.6 V, where any current draw has no impact to POH.
- Ramp Down = transition time from VOPR MIN to VOFF and is slew rate independent.
- General timing diagram items:
- Grey shaded areas show valid transition times for supplies between VOPR MIN and VOFF.
- Dashed vertical lines show approximate elapse times based upon TI recommended PMIC power-down sequencer circuit performance.
- porz and rtc_porz must be asserted low for 100 μs min to ensure SoC is set to a safe functional state before any voltage begins to ramp down.
- Only if using RTC-mode with an independent RTC input power source, then rtc_porz can remain high and RTC-domains (vdd_rtc, vdda_rtc, and vddshv5) can remain energized while all other domains sourced from the system input power are powered down.
- vddshv[1-7, 9-11] domains supplied by 3.3 V:
- must remain greater than 2.7 V to enable Dual Voltage GPIO selector circuit operation for 100 μs min, after porz is asserted low.
- must not exceed vdds18v voltage level by more than 2 V during ramp down, until vdds18v drops below VOFF (0.6 V).
- vddshv[1-7, 9-11] domains supplied by 1.8 V must ramp down concurrently with vdds18v and be sourced from common vdds18v supply.
- vddshv8 supporting SD Card:
- must be in first group of supplies to ramp down after porz has been asserted low for 100 µs min.
- must be sourced from independent power resource that can provide dual voltage (3.3 V / 1.8 V) operation as required to be compliant to SDIO specification.
- if SDIO operation is not needed, must be grouped with other vddshv[1-7, 9-11] domains.
- vdda33v_usb[1-2] domains must be in first group of supplies to ramp down after porz has been asserted low for 100 µs min.
- vdd_dspeve, vdd_gpu, vdd_iva, vdd_mpu, vdd, vdd_rtc, vdds_ddr1, vdda_* domains can all start to ramp down in any order after 100 µs low assertion of porz.
- vdds_ddr1 domains:
- can remain at VOPR MIN or a level greater than vdds18v during ramp down.
- elapsed time from vdds18v dropping below 1.0 V to vdds_ddr[1-3] dropping below 0.6 V must not exceed 10 ms.
- vdda_* domains:
- can start to ramp down before or concurrently with vdds18v.
- must not exceed vdds18v voltage level after vdds18v drops below 1.62 V until vdds18v drops below VOFF (0.6 V).
- vdds18v domain should maintain a minimum level of 1.62 V (VNOM – 10%) until vdd_dspeve and vdd start to ramp down.