JAJSE41G June 2016 – March 2019 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Figure 7-43, Figure 7-44, and Table 7-47, through Table 7-48 present Timing requirements and Switching characteristics for MMC - SD and SDIO SDR12 in receiver and transmiter mode.
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SDR125 | tsu(cmdV-clkH) | Setup time, mmc_cmd valid before mmc_clk rising clock edge | 25.99 | ns | |
SDR126 | th(clkH-cmdV) | Hold time, mmc_cmd valid after mmc_clk rising clock edge | 1.6 | ns | |
SDR127 | tsu(dV-clkH) | Setup time, mmc_dat[i:0] valid before mmc_clk rising clock edge | 25.99 | ns | |
SDR128 | th(clkH-dV) | Hold time, mmc_dat[i:0] valid after mmc_clk rising clock edge | 1.6 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SDR120 | fop(clk) | Operating frequency, mmc_clk | 24 | MHz | |
SDR121 | tw(clkH) | Pulse duration, mmc_clk high | 0.5×P-0.270 | ns | |
SDR122 | tw(clkL) | Pulse duration, mmc_clk low | 0.5×P-0.270 | ns | |
SDR123 | td(clkL-cmdV) | Delay time, mmc_clk falling clock edge to mmc_cmd transition | -19.13 | 16.93 | ns |
SDR124 | td(clkL-dV) | Delay time, mmc_clk falling clock edge to mmc_dat[i:0] transition | -19.13 | 16.93 | ns |