JAJSE41G June 2016 – March 2019 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
DQS[x] lines are point-to-point differential and DQ[x] lines are point-to-point single ended. Figure 8-27 and Figure 8-28 represent the supported topologies. Figure 8-29 and Figure 8-30 show the DQS[x] and DQ[x] routing. Figure 8-31 shows the DQLM for the LPDDR2 interface.
Trace routing specifications for the DQ[x] and the DQS[x] are specified in Table 8-20.
NO. | PARAMETER | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
1 | DQ0 nominal length(3)(4) | DQLM0 | mils | ||
2 | DQ1 nominal length(3)(5) | DQLM1 | mils | ||
3 | DQ2 nominal length (3)(6) | DQLM2 | mils | ||
4 | DQ3 nominal length (3)(7) | DQLM3 | mils | ||
5 | DQ[x] skew(8) | 10 | ps | ||
6 | DQS[x] skew | 5 | ps | ||
7 | Via count per each trace in DQ[x], DQS[x] | 2 | |||
8 | Via count difference across a given DQ[x], DQS[x] | 0 | |||
9 | DQS[x]-to-DQ[x] skew(8)(9) | 10 | ps | ||
10 | Center-to-center DQ[x] to other LPDDR2 trace spacing(10)(11) | 4 | w | ||
11 | Center-to-center DQ[x] to other DQ[x] trace spacing(10)(12) | 3 | w | ||
12 | DQS[x] center-to-center spacing(13) | ||||
13 | DQS[x] center-to-center spacing to other net(10) | 4 | w |