JAJSE41G June 2016 – March 2019 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Figure 8-43 shows the topology of the routing for the CK and ADDR_CTRL net classes. The route is a point to point connection with required skew matching.
NO. | PARAMETER | MIN | MAX | UNIT |
---|---|---|---|---|
RSC21 | Center-to-center ddrx_ck - ddrx_nck spacing | 2w | ||
RSC22 | ddrx_ck / ddrx_nck skew | 5 | ps | |
RSC25 | Center-to-center CK to other DDR2 trace spacing(2) | 4w | ||
RSC26 | CK/ADDR_CTRL trace length(3) | 680 | ps | |
RSC27 | ADDR_CTRL-to-CK skew mismatch | 25 | ps | |
RSC28 | ADDR_CTRL-to-ADDR_CTRL skew mismatch | 25 | ps | |
RSC29 | Center-to-center ADDR_CTRL to other DDR2 trace spacing(2) | 4w | ||
RSC210 | Center-to-center ADDR_CTRL to other ADDR_CTRL trace spacing(2) | 3w |
Figure 8-44 shows the topology and routing for the DQS and DQ net classes; the routes are point to point. Skew matching across bytes is not needed nor recommended. The termination resistor should be placed near the processor.
NO. | PARAMETER | MIN | MAX | UNIT |
---|---|---|---|---|
RSDQ21 | Center-to-center DQS-DQSn spacing in E0|E1|E2|E3 | 2w | ||
RSDQ22 | DQS-DQSn skew in E0|E1|E2|E3 | 5 | ps | |
RSDQ23 | Center-to-center DQS to other DDR2 trace spacing(1) | 4w | ||
RSDQ24 | DQS/DQ trace length (2)(3)(4) | 325 | ps | |
RSDQ25 | DQ-to-DQS skew mismatch(2)(3)(4) | 10 | ps | |
RSDQ26 | DQ-to-DQ skew mismatch(2)(3)(4) | 10 | ps | |
RSDQ27 | DQ-to-DQ/DQS via count mismatch(2)(3)(4) | 1 | Vias | |
RSDQ28 | Center-to-center DQ to other DDR2 trace spacing(1)(5) | 4w | ||
RSDQ29 | Center-to-center DQ to other DQ trace spacing(1)(6)(7) | 3w | ||
RSDQ210 | DQ/DQS E skew mismatch(2)(3)(4) | 25 | ps |