JAJSE41G June 2016 – March 2019 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-12 summarizes the DLL characteristics and assumes testing over recommended operating conditions.
NAME | DESCRIPTION | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
finput | Input clock frequency (EMIF_DLL_FCLK) | 266 | MHz | ||
tlock | Lock time | 50k | cycles | ||
trelock | Relock time (a change of the DLL frequency implies that DLL must relock) | 50k | cycles |