JAJSE41G June 2016 – March 2019 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
TI only supports board designs using LPDDR2 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the LPDDR2 memory interface are shown in Table 8-12 and Figure 8-23.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CK) | Cycle time, ddr1_ck and ddr1_nck | 7.52 | 3.00(1) | ns |